Part Number Hot Search : 
CX50101 10150 TTINY ST72T 1N5387B HT49R50 10200CT SG317AT
Product Description
Full Text Search
 

To Download WM8976GEFLRV Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 w
DESCRIPTION
The WM8976 is a low power, high quality codec designed for portable applications such as Digital still camera or Digital Camcorder. The device integrates a preamp for a differential mic, and includes drivers for speakers, headphone and differential or stereo line output. External component requirements are reduced as no separate microphone or headphone amplifiers are required. Advanced on-chip digital signal processing includes a 5-band equaliser, a mixed signal Automatic Level Control for the microphone or line input through the ADC as well as a purely digital limiter function for record or playback. Additional digital filtering options are available in the ADC path, to cater for application filtering such as `wind noise reduction'. The WM8976 CODEC can operate as a master or a slave. An internal PLL can generate all required audio clocks for the Codec from common reference clock frequencies, such as 12MHz and 13MHz. The WM8976 operates at analogue supply voltages from 2.5V to 3.6V, although the digital core can operate at voltages down to 1.8V to save power. The speaker outputs and OUT3/4 line outputs can run from a 5V supply if increased output power is required. Individual sections of the chip can also be powered down under software control.
WM8976
Low Power CODEC With Speaker Driver
FEATURES
* * * * * * * Stereo Codec: DAC SNR 98dB, THD -84dB (`A' weighted @ 48kHz) ADC SNR 90dB, THD -80dB (`A' weighted @ 48kHz) On-chip Headphone Driver with `capless' option - 40mW output power into 16 / 3.3V SPKVDD 0.9W output power into 8 BTL speaker / 5V SPKVDD - Capable of driving piezo speakers - Stereo speaker drive configuration Mic Preamps: Differential or single-ended microphone Interface - Programmable preamp gain - Psuedo differential input with common mode rejection - Programmable ALC / Noise Gate in ADC path Low-noise bias supplied for electret microphones Other features: Enhanced 3-D function for improved stereo separation Digital playback limiter 5-band Equaliser (record or playback) Programmable ADC High Pass Filter (wind noise reduction) Programmable ADC Notch Filter Aux inputs for stereo analog input signals or `beep' On-chip PLL supporting 12, 13, 19.2MHz and other clocks Low power, low voltage - 2.5V to 3.6V (digital core: 1.8V to 3.6V) - power consumption <30mW all-on with 2.5V supplies 5x5mm 32-pin QFN package
* * * * * * * * * * *
APPLICATIONS
* Stereo Camcorder or DSC
WOLFSON MICROELECTRONICS plc www.wolfsonmicro.com
Preliminary Technical Data, February 2005, Rev 2.0
Copyright 2005 Wolfson Microelectronics plc.
WM8976
Preliminary Technical Data
TABLE OF CONTENTS DESCRIPTION .......................................................................................................1 FEATURES.............................................................................................................1 APPLICATIONS .....................................................................................................1 PIN CONFIGURATION...........................................................................................3 ORDERING INFORMATION ..................................................................................3 PIN DESCRIPTION ................................................................................................4 ABSOLUTE MAXIMUM RATINGS.........................................................................5 RECOMMENDED OPERATING CONDITIONS .....................................................5 ELECTRICAL CHARACTERISTICS ......................................................................6
TERMINOLOGY ............................................................................................................ 8
SPEAKER OUTPUT THD VERSUS POWER ......................................................10 POWER CONSUMPTION ....................................................................................11 SIGNAL TIMING REQUIREMENTS .....................................................................12
SYSTEM CLOCK TIMING ........................................................................................... 12 AUDIO INTERFACE TIMING - MASTER MODE ........................................................ 12 AUDIO INTERFACE TIMING - SLAVE MODE............................................................ 13 CONTROL INTERFACE TIMING - 3-WIRE MODE .................................................... 14 CONTROL INTERFACE TIMING - 2-WIRE MODE .................................................... 15
INTERNAL POWER ON RESET CIRCUIT ..........................................................16
RECOMMENDED POWER UP/DOWN SEQUENCE .................................................. 18
DEVICE DESCRIPTION.......................................................................................22
INTRODUCTION ......................................................................................................... 22 INPUT SIGNAL PATH ................................................................................................. 24 ANALOGUE TO DIGITAL CONVERTER (ADC).......................................................... 29 INPUT LIMITER / AUTOMATIC LEVEL CONTROL (ALC) .......................................... 32 OUTPUT SIGNAL PATH ............................................................................................. 36 3D STEREO ENHANCEMENT .................................................................................... 42 ANALOGUE OUTPUTS............................................................................................... 43 DIGITAL AUDIO INTERFACES................................................................................... 56 AUDIO SAMPLE RATES ............................................................................................. 63 MASTER CLOCK AND PHASE LOCKED LOOP (PLL) ............................................... 63 GENERAL PURPOSE INPUT/OUTPUT...................................................................... 65 OUTPUT SWITCHING (JACK DETECT)..................................................................... 66 CONTROL INTERFACE.............................................................................................. 68 RESETTING THE CHIP .............................................................................................. 69 POWER SUPPLIES .................................................................................................... 69 POWER MANAGEMENT ............................................................................................ 70
REGISTER MAP...................................................................................................72 DIGITAL FILTER CHARACTERISTICS ...............................................................74
TERMINOLOGY .......................................................................................................... 74 DAC FILTER RESPONSES......................................................................................... 75 ADC FILTER RESPONSES......................................................................................... 75 HIGHPASS FILTER..................................................................................................... 76 5-BAND EQUALISER .................................................................................................. 77
APPLICATIONS INFORMATION .........................................................................81
RECOMMENDED EXTERNAL COMPONENTS .......................................................... 81
IMPORTANT NOTICE ..........................................................................................83
ADDRESS: .................................................................................................................. 83
w
PTD Rev 2.0 February 2005 2
Preliminary Technical Data
WM8976
PIN CONFIGURATION
ORDERING INFORMATION
ORDER CODE WM8976GEFL/V WM8976GEFL/RV Note: Reel quantity = 3,500 TEMPERATURE RANGE -25C to +85C -25C to +85C PACKAGE 32-pin QFN (5 x 5 mm) (lead free) 32-pin QFN (5 x 5 mm) (lead free, tape and reel) MOISTURE SENSITIVITY LEVEL MSL3 MSL3 PEAK SOLDERING TEMPERATURE 260oC 260oC
w
PTD Rev 2.0 February 2005 3
WM8976 PIN DESCRIPTION
PIN 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 NAME LIP LIN L2/GPIO2 DNC DNC DNC LRC BCLK ADCDAT DACDAT MCLK DGND DCVDD DBVDD CSB/GPIO1 SCLK SDIN MODE AUXL AUXR OUT4 OUT3 ROUT2 SPKGND LOUT2 SPKVDD VMID AGND ROUT1 LOUT1 AVDD MICBIAS TYPE Analogue input Analogue input Analogue input Do not connect Do not connect Do not connect Digital Input / Output Digital Input / Output Digital Output Digital Input Digital Input Supply Supply Supply Digital Input / Output Digital Input Digital Input / Output Digital Input Analogue input Analogue input Analogue Output Analogue Output Analogue Output Supply Analogue Output Supply Reference Supply Analogue Output Analogue Output Supply Analogue Output DESCRIPTION Left Mic Pre-amp positive input Left Mic Pre-amp negative input
Preliminary Technical Data
Left channel line input/secondary mic pre-amp positive input/GPIO pin Leave this pin floating Leave this pin floating Leave this pin floating DAC and ADC Sample Rate Clock Digital Audio Port Clock ADC Digital Audio Data Output DAC Digital Audio Data Input Master Clock Input Digital ground Digital core logic supply Digital buffer (I/O) supply 3-Wire MPU Chip Select / General purpose input/output 1 3-Wire MPU Clock Input / 2-Wire MPU Clock Input 3-Wire MPU Data Input / 2-Wire MPU Data Input/Acknowledge Control Interface Selection Left Auxillary input Right Auxillary input Buffered midrail Headphone pseudo-ground, or Right line output or MONO mix output Buffered midrail Headphone pseudo-ground, or Left line output Second right output, or BTL speaker driver positive output Speaker ground (feeds speaker amp and OUT3/OUT4) Second left output, or BTL speaker driver negative output Speaker supply (feed speaker amp only) Decoupling for ADC and DAC reference voltage Analogue ground (feeds ADC and DAC) Headphone Output Right Headphone Output Left Analogue supply (feeds ADC and DAC) Microphone Bias
w
PTD Rev 2.0 February 2005 4
Preliminary Technical Data
WM8976
ABSOLUTE MAXIMUM RATINGS
Absolute Maximum Ratings are stress ratings only. Permanent damage to the device may be caused by continuously operating at or beyond these limits. Device functional operating limits and guaranteed performance specifications are given under Electrical Characteristics at the test conditions specified. ESD Sensitive Device. This device is manufactured on a CMOS process. It is therefore generically susceptible to damage from excessive static voltages. Proper ESD precautions must be taken during handling and storage of this device. Wolfson tests its package types according to IPC/JEDEC J-STD-020B for Moisture Sensitivity to determine acceptable storage conditions prior to surface mount assembly. These levels are: MSL1 = unlimited floor life at <30C / 85% Relative Humidity. Not normally stored in moisture barrier bag. MSL2 = out of bag storage for 1 year at <30C / 60% Relative Humidity. Supplied in moisture barrier bag. MSL3 = out of bag storage for 168 hours at <30C / 60% Relative Humidity. Supplied in moisture barrier bag. The Moisture Sensitivity Level for each package type is specified in Ordering Information. CONDITION DBVDD, DCVDD, AVDD supply voltages SPKVDD supply voltage Voltage range digital inputs Voltage range analogue inputs Operating temperature range, TA Storage temperature prior to soldering Storage temperature after soldering Notes 1. 2. Analogue and digital grounds must always be within 0.3V of each other. All digital and analogue supplies are completely independent from each other. MIN -0.3V -0.3V DGND -0.3V AGND -0.3V -25C -65C MAX +3.63V +7V DVDD +0.3V AVDD +0.3V +85C +150C
30C max / 85% RH max
RECOMMENDED OPERATING CONDITIONS
PARAMETER Digital supply range (Core) Digital supply range (Buffer) Analogue core supply range Analogue output supply range Ground SYMBOL DCVDD DBVDD AVDD SPKVDD DGND,AGND, SPKGND TEST CONDITIONS MIN 1.62 1.8 2.5 2.5 0 TYP MAX 3.6 3.6 3.6 5.5 UNIT V V V V V
w
PTD Rev 2.0 February 2005 5
WM8976 ELECTRICAL CHARACTERISTICS
Preliminary Technical Data
Test Conditions DCVDD=1.8V, AVDD=DBVDD=SPKVDD = 3.3V, TA = +25oC, 1kHz signal, fs = 48kHz, 24-bit audio data unless otherwise stated. PARAMETER Full-scale Input Signal Level - note this changes with AVDD (Note 1) Mic PGA equivalent input noise Input resistance SYMBOL VINFS TEST CONDITIONS PGABOOST = 0dB INPPGAVOL = 0dB MIN TYP 1.0 0 TBD Gain set to 35.25dB Gain set to 0dB Gain set to -12dB MICP2INPPGA = 1 MICP2INPPGA = 0 1.6 47 75 94 TBD 10 220 -12 Guaranteed monotonic 0.75 TBD Boost disabled Boost enabled Gain range from AUXL or L2 input to boost/mixer Gain step size to boost/mixer Auxilliary Analogue Inputs (AUXL, AUXR) Full-scale Input Signal Level (0dB) - note this changes with AVDD Input Resistance (Note 2) VINFS AVDD/3.3 0 Left Input boost and mixer enabled, at max gain Left Input boost and mixer enabled, at 0dB gain Left Input boost and mixer enabled, at min gain Right Input boost, mixer and beep enabled, at max gain Right Input boost, mixer and beep enabled, at 0dB gain Right Input boost, mixer and beep enabled, at min gain 4.3 Vrms dBV k -12 3 0 20 +6 35.25 MAX UNIT Vrms dBV uV k k k k k pF pF dB dB dB dB dB dB dB Microphone Preamp Inputs (LIP, LIN, RIP, RIN, L2, R2)
At 35.25dB gain RMICIN RMICIN RMICIN RMICIP RMICIP
Input Capacitance Recommended coupling cap Programmable Gain Programmable Gain Step Size Mute Attenuation
CMICIN CCOUP
MIC Programmable Gain Amplifier (PGA)
Selectable Input Gain Boost (0/+20dB) Gain Boost on PGA input
RAUXINLMIN
RAUXINLTYP
8.6
k
RAUXINLMAX
39.1
k
RAUXINRMIN
3
k
RAUXINRTYP
6
k
RAUXINRMAX
29
k
Input Capacitance
CMICIN
10
pF
w
PTD Rev 2.0 February 2005 6
Preliminary Technical Data
WM8976
Test Conditions DCVDD=1.8V, AVDD=DBVDD=SPKVDD = 3.3V, TA = +25oC, 1kHz signal, fs = 48kHz, 24-bit audio data unless otherwise stated. PARAMETER Automatic Level Control (ALC) Target Record Level Programmable gain Gain Hold Time (Note 3,5) Gain Ramp-Up (Decay) Time (Note 4,5) tHOLD tDCY MCLK = 12.288MHz (Note 3) ALCMODE=0 (ALC), MCLK=12.288MHz (Note 3) ALCMODE=1 (limiter), MCLK=12.288MHz (Note 3) Gain Ramp-Down (Attack) Time (Note 4,5) tATK ALCMODE=0 (ALC), MCLK=12.288MHz (Note 3) ALCMODE=1 (limiter), MCLK=12.288MHz (Note 3) Mute Attenuation Analogue to Digital Converter (ADC) Signal to Noise Ratio (Note 6,7) Total Harmonic Distortion (Note 8) Full-scale output A-weighted, 0dB gain full-scale, 0dB gain 90 -80 dB dB -28.5 -12 -6 35.25 ms ms dB SYMBOL TEST CONDITIONS MIN TYP MAX UNIT
0, 2.67, 5.33, 10.67, ... , 43691 (time doubles with each step) 3.3, 6.6, 13.1, ... , 3360 (time doubles with each step) 0.73, 1.45, 2.91, ... , 744 (time doubles with each step) 0.83, 1.66, 3.33, ... , 852 (time doubles with each step) 0.18, 0.36, 0.73, ... , 186 (time doubles with each step) TBD
ms
dB
Digital to Analogue Converter (DAC) to Line-Out (LOUT1, ROUT1 with 10k / 50pF load) PGA gains set to 0dB, OUT34BOOST=0 PGA gains set to 0dB, OUT34BOOST=1 Signal to Noise Ratio (Note 6,7) Total Harmonic Distortion (Note 8) Channel Separation (Note 9) Output Mixers (LMX1, RMX1) PGA gain range into mixer PGA gain step into mixer Analogue Outputs (LOUT1, ROUT1, LOUT2, ROUT2) Programmable Gain range Programmable Gain step size Mute attenuation 0dB full scale output voltage (Note 10) Signal to Noise Ratio Total Harmonic Distortion SNR THD A-weighted RL = 16, Po=20mW AVDD=3.3V RL = 32 , Po=20mW AVDD=3.3V TBD Headphone Output (LOUT1, ROUT1 with 32 load) AVDD/3.3 93 0.008 -81 0.007 - 83 Vrms dB % dB % dB Monotonic 1kHz, full scale signal -57 0 1 85 +6 dB dB dB -15 0 3 +6 dB dB SNR THD A-weighted RL = 10k full-scale signal 1kHz signal 80 TBD AVDD/3.3 1.5x (AVDD/3.3) 98 -84 100 dB dB dB Vrms
w
PTD Rev 2.0 February 2005 7
WM8976
Preliminary Technical Data
Test Conditions DCVDD=1.8V, AVDD=DBVDD=SPKVDD = 3.3V, TA = +25oC, 1kHz signal, fs = 48kHz, 24-bit audio data unless otherwise stated. PARAMETER Full scale output voltage, 0dB gain. (Note 10) Output Power Total Harmonic Distortion PO THD SYMBOL TEST CONDITIONS SPKBOOST=0 SPKBOOST=1 PO =200mW, RL = 8, SPKVDD=3.3V PO =320mW, RL = 8, SPKVDD=3.3V PO =500mW, RL = 8, SPKVDD=5V PO =860mW, RL = 8, SPKVDD=5V Signal to Noise Ratio SNR SPKVDD=3.3V, RL = 8 SPKVDD=5V, RL = 8 Power Supply Rejection Ratio OUT3/OUT4 outputs (with 10k / 50pF load) Full-scale output voltage, 0dB gain (Note 10) OUT3BOOST=0/ OUT4BOOST=0 OUT3BOOST=1 OUT4BOOST=1 Signal to Noise Ratio (Note 6,7) Total Harmonic Distortion (Note 8) Channel Separation (Note 9) Microphone Bias Bias Voltage Bias Current Source Output Noise Voltage Digital Input / Output Input HIGH Level Input LOW Level Output HIGH Level Output LOW Level Input capacitance Input leakage VIH VIL VOH VOL IOL=1mA IOH-1mA TBD TBD 0.9xDBVDD 0.1xDBVDD 0.7xDBVDD 0.3xDBVDD V V V V pF pA VMICBIAS IMICBIAS Vn 1K to 20kHz 15 MBVSEL=0 MBVSEL=1 0.9*AVDD 0.75*AVDD 3 V V mA nV/Hz SNR THD A-weighted RL = 10 k full-scale signal 1kHz signal 80 TBD SPKVDD/3.3 (SPKVDD/3.3)*1.5 98 -84 100 Vrms Vrms dB dB dB MIN TYP SPKVDD/3.3 (SPKVDD/3.3)*1.5 0.04 -68 1.0 -40 0.02 -74 1.0 -40 90 90 50 % dB % dB % dB % dB dB dB dB MAX UNIT Vrms Speaker Output (LOUT2, ROUT2 with 8 bridge tied load, INVROUT2=1)
Output power is very closely correlated with THD; see below
TERMINOLOGY
1. 2. 3. 4. 5. 6. Input level to LIP in pseudo-differential configurations is limited to a maximum of -3dB or THD+N performance will be reduced. Note when BEEP path is not enabled then AUXL and AUXR have the same input impedances. Hold Time is the length of time between a signal detected being too quiet and beginning to ramp up the gain. It does not apply to ramping down the gain when the signal is too loud, which happens without a delay. Ramp-up and Ramp-Down times are defined as the time it takes for the PGA to sweep across 90% of its gain range. All hold, ramp-up and ramp-down times scale proportionally with MCLK Signal-to-noise ratio (dB) - SNR is a measure of the difference in level between the full scale output and the output with no signal applied. (No Auto-zero or Automute function is employed in achieving these results).
w
PTD Rev 2.0 February 2005 8
Preliminary Technical Data 7.
WM8976
8. 9.
Dynamic range (dB) - DR is a measure of the difference between the highest and lowest portions of a signal. Normally a THD+N measurement at 60dB below full scale. The measured signal is then corrected by adding the 60dB to it. (e.g. THD+N @ -60dB= -32dB, DR= 92dB). THD+N (dB) - THD+N is a ratio, of the rms values, of (Noise + Distortion)/Signal. Channel Separation (dB) - Also known as Cross-Talk. This is a measure of the amount one channel is isolated from the other. Normally measured by sending a full scale signal down one channel and measuring the other.
10. The maximum output voltage can be limited by the speaker power supply. If OUT3BOOST, OUT4BOOST or SPKBOOST is set then SPKVDD should be 1.5xAVDD to prevent clipping taking place in the output stage (when PGA gains are set to 0dB).
w
PTD Rev 2.0 February 2005 9
WM8976 SPEAKER OUTPUT THD VERSUS POWER
Preliminary Technical Data
Speaker Power vs THD+N (8Ohm BTL Load)
AVDD=SPKVDD=DBVDD=3.3, DCVDD=1.8 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 0.00
THD+N (dB)
50.00
100.00
150.00
200.00
250.00
300.00
350.00
400.00
450.00
500.00
Output Power (mW)
Speaker Power vs THD+N (8Ohm BTL Load)
AVDD=DBVDD=3.3V, SPKVDD=5V, DCVDD=1.8V 0 -10 -20 -30 -40 -50 -60 -70 -80 -90 -100 0.00
THD+N (dB)
100.00
200.00
300.00
400.00
500.00
600.00
700.00
800.00
900.00
1000.00
Output Power (mW)
w
PTD Rev 2.0 February 2005 10
Preliminary Technical Data
WM8976
POWER CONSUMPTION
Estimated power consumption for typical scenarios are shown below. For more information on power consumption of individual blocks, see "Estimated Supply Currents" section. Unless otherwise specified, all supply voltages are 3.3V. MODE Off Sleep (VREF maintained) Record (8kHz, PLL enabled) Stereo HP Playback (44.1kHz, PLL enabled) Table 1 Power Consumption Notes: 1. DBVDD Supply current is not shown, as this is determined by loading on the digital I/O pins. 0 0.1 5.3 6.6 AVDD DCVDD 0 0 0.8 4.3 UNITS mA mA mA mA
w
PTD Rev 2.0 February 2005 11
WM8976 SIGNAL TIMING REQUIREMENTS
SYSTEM CLOCK TIMING
tMCLKL MCLK tMCLKH tMCLKY
Preliminary Technical Data
Figure 1 System Clock Timing Requirements Test Conditions DCVDD=1.8V, DBVDD=AVDD=SPKVDD=3.3V, DGND=AGND=SPKGND=0V, TA = +25oC, Slave Mode fs = 48kHz, MCLK = 256fs, 24-bit data, unless otherwise stated. PARAMETER System Clock Timing Information MCLK System clock cycle time MCLK duty cycle TMCLKY TMCLKDS Tbd 60:40 40:60 ns SYMBOL MIN TYP MAX UNIT
AUDIO INTERFACE TIMING - MASTER MODE
Figure 2 Digital Audio Data Timing - Master Mode (see Control Interface)
w
PTD Rev 2.0 February 2005 12
Preliminary Technical Data
WM8976
Test Conditions DCVDD=1.8V, DBVDD=AVDD=SPKVDD=3.3V, MCLK=256fs, 24-bit data, unless otherwise stated. PARAMETER Audio Data Input Timing Information FRAME propagation delay from BCLK falling edge ADCDAT propagation delay from BCLK falling edge DACDAT setup time to BCLK rising edge DACDAT hold time from BCLK rising edge tDL tDDA tDST tDHT 10 10 10 10 ns ns ns ns DGND=AGND=SPKGND=0V, SYMBOL TA=+25oC, MIN Slave TYP Mode, MAX fs=48kHz, UNIT
AUDIO INTERFACE TIMING - SLAVE MODE
Figure 3 Digital Audio Data Timing - Slave Mode Test Conditions DCVDD=1.8V, DBVDD=AVDD=SPKVDD=3.3V, DGND=AGND=SPKGND=0V, TA=+25oC, Slave Mode, fs=48kHz, MCLK= 256fs, 24-bit data, unless otherwise stated. PARAMETER Audio Data Input Timing Information BCLK cycle time BCLK pulse width high BCLK pulse width low FRAME set-up time to BCLK rising edge FRAME hold time from BCLK rising edge DACDAT hold time from BCLK rising edge ADCDAT propagation delay from BCLK falling edge Note: BCLK period should always be greater than or equal to MCLK period. tBCY tBCH tBCL tLRSU tLRH tDH tDD 50 20 20 10 10 10 10 ns ns ns ns ns ns ns SYMBOL MIN TYP MAX UNIT
w
PTD Rev 2.0 February 2005 13
WM8976
CONTROL INTERFACE TIMING - 3-WIRE MODE
Preliminary Technical Data
Figure 4 Control Interface Timing - 3-Wire Serial Control Mode Test Conditions DCVDD = 1.8V, DBVDD = AVDD = SPKVDD = 3.3V, DGND = AGND = SPKGND = 0V, TA=+25 C, Slave Mode, fs=48kHz, MCLK = 256fs, 24-bit data, unless otherwise stated. PARAMETER Program Register Input Information SCLK rising edge to CSB rising edge SCLK pulse cycle time SCLK pulse width low SCLK pulse width high SDIN to SCLK set-up time SCLK to SDIN hold time CSB pulse width low CSB pulse width high CSB rising to SCLK rising Pulse width of spikes that will be suppressed tSCS tSCY tSCL tSCH tDSU tDHO tCSL tCSH tCSS tps 80 200 80 80 40 40 40 40 40 0 5 ns ns ns ns ns ns ns ns ns ns SYMBOL MIN TYP MAX UNIT
o
w
PTD Rev 2.0 February 2005 14
Preliminary Technical Data
WM8976
CONTROL INTERFACE TIMING - 2-WIRE MODE
t3 SDIN t4 t6 SCLK t1 t9 t7 t2 t8 t5 t3
Figure 5 Control Interface Timing - 2-Wire Serial Control Mode Test Conditions DCVDD=1.8V, DBVDD=AVDD=SPKVDD=3.3V, DGND=AGND=SPKGND=0V, MCLK = 256fs, 24-bit data, unless otherwise stated. PARAMETER Program Register Input Information SCLK Frequency SCLK Low Pulse-Width SCLK High Pulse-Width Hold Time (Start Condition) Setup Time (Start Condition) Data Setup Time SDIN, SCLK Rise Time SDIN, SCLK Fall Time Setup Time (Stop Condition) Data Hold Time Pulse width of spikes that will be suppressed t1 t2 t3 t4 t5 t6 t7 t8 t9 tps 0 600 900 5 0 1.3 600 600 600 100 300 300 400 kHz us ns ns ns ns ns ns ns ns ns SYMBOL TA=+25oC, MIN Slave TYP Mode, MAX fs=48kHz, UNIT
w
PTD Rev 2.0 February 2005 15
WM8976 INTERNAL POWER ON RESET CIRCUIT
Preliminary Technical Data
Figure 6 Internal Power on Reset Circuit Schematic The WM8976 includes an internal Power-On-Reset Circuit, as shown in Figure 6, which is used reset the digital logic into a default state after power up. The POR circuit is powered from AVDD and monitors DVDD. It asserts PORB low if AVDD or DVDD is below a minimum threshold.
Figure 7 Typical Power up Sequence where AVDD is Powered before DVDD
Figure 7 shows a typical power-up sequence where AVDD comes up first. When AVDD goes above the minimum threshold, Vpora, there is enough voltage for the circuit to guarantee PORB is asserted low and the chip is held in reset. In this condition, all writes to the control interface are ignored. Now AVDD is at full supply level. Next DVDD rises to Vpord_on and PORB is released high and all registers are in their default state and writes to the control interface may take place. On power down, where AVDD falls first, PORB is asserted low whenever AVDD drops below the minimum threshold Vpora_off.
w
PTD Rev 2.0 February 2005 16
Preliminary Technical Data
WM8976
Figure 8 Typical Power up Sequence where DVDD is Powered before AVDD
Figure 8 shows a typical power-up sequence where DVDD comes up first. First it is assumed that DVDD is already up to specified operating voltage. When AVDD goes above the minimum threshold, Vpora, there is enough voltage for the circuit to guarantee PORB is asserted low and the chip is held in reset. In this condition, all writes to the control interface are ignored. When AVDD rises to Vpora_on, PORB is released high and all registers are in their default state and writes to the control interface may take place. On power down, where DVDD falls first, PORB is asserted low whenever DVDD drops below the minimum threshold Vpord_off.
SYMBOL Vpora Vpora_on Vpora_off Vpord_on Vpord_off
MIN 0.4 0.9 0.4 0.5 0.4
TYP 0.6 1.2 0.6 0.7 0.6
MAX 0.8 1.6 0.8 0.9 0.8
UNIT V V V V V
Table 2 Typical POR Operation (typical values, not tested) Notes: 1. If AVDD and DVDD suffer a brown-out (i.e. drop below the minimum recommended operating level but do not go below Vpora_off or Vpord_off) then the chip will not reset and will resume normal operation when the voltage is back to the recommended level again. The chip will enter reset at power down when AVDD or DVDD falls below Vpora_off or Vpord_off. This may be important if the supply is turned on and off frequently by a power management system. The minimum tpor period is maintained even if DVDD and AVDD have zero rise time. This specification is guaranteed by design rather than test.
2.
3.
w
PTD Rev 2.0 February 2005 17
WM8976
RECOMMENDED POWER UP/DOWN SEQUENCE
Preliminary Technical Data
In order to minimise output pop and click noise, it is recommended that the WM8976 device is powered up and down using one of the following sequences: Power Up When NOT Using the Output 1.5x Boost Stage: 1. 2. Turn on external power supplies. Wait for supply voltage to settle. Set BIASEN = 1, BUFIOEN = 1 and also the VMIDSEL[1:0] bits in the Power Management 1 register. R1 = 0x00D. *Refer notes 1 and 2. Wait for the VMID supply to settle. *Refer note 2. Set VROI = 1. R49 = 0x003. Set L/ROUT1EN = 1. R1 = 0x180. Set L/RMIXEN and DACEN = 1. R3 = 0x00F. Enable other mixers as required. Enable other outputs as required.
3. 4. 5. 6. 7. 8.
Power Up When Using the Output 1.5x Boost Stage: 1. 2. Turn on external power supplies. Wait for supply voltage to settle. Set BIASEN = 1, BUFIOEN = 1, BUFDCOPEN = 1 and also the VMIDSEL[1:0] bits in the Power Management 1 register. R1 = 0x10D. *Refer notes 1 and 2. Wait for the VMID supply to settle. *Refer note 2. Set VROI = 1 and SPKBOOST = 1. R49 = 0x007. Set L/ROUT2EN = 1, L/RMIXEN = 1 and DACEN = 1. R3 = 0x06F. *Note 3. Enable other mixers as required. Enable other outputs as required.
3. 4. 5. 6. 7.
Power Down (all cases): 1. 2. 3. Notes: 1. This step enables the internal device bias buffer and the VMID buffer for unassigned inputs/outputs. This will provide a startup reference voltage for all inputs and outputs. This will cause the inputs and outputs to ramp towards VMID (NOT using output 1.5x boost) or 1.5 x (AVDD/2) (using output 1.5x boost) in a way that is controlled and predictable (see note 2). Choose the value of the VMIDSEL bits based on the startup time (VMIDSEL=10 for slowest startup, VMIDSEL=11 for fastest startup). Startup time is defined by the value of the VMIDSEL bits (the reference impedance) and the external decoupling capacitor on VMID. Setting DACEN to off while operating in x1.5 boost mode will cause the VMID voltage to drop to AVDD/2 midrail level and cause an output pop. To avoid this de-select DAC from mixer inputs before disabling the DAC. Disable power management register 1 by setting R1[8:0]=0x00. Disable all other output stages. Remove external power supplies.
2.
3.
In addition to the power on sequence, it is recommended that the zero cross functions are used when changing the volume in the PGAs to avoid any audible pops or clicks.
w
PTD Rev 2.0 February 2005 18
Preliminary Technical Data
Vpor_on Vpora
WM8976
Vpor_off
DGND
Power Supply
POR
No Power POR Undefined POR
Device Ready Internal POR active DNC
I2S Clocks
DNC
ADC Internal State
tadcint
Power down Init Normal Operation PD Init
tadcint
Normal Operation Power down
tmidrail_on
(Note 1)
tmidrail_off
(Note 2)
Analogue Inputs ADCDAT pin
(Note 3)
AVDD/2 GD GD GD GD
ADCEN bit INPPGAEN bit VMIDSEL/ BIASEN bits
(Note 4)
ADC enabled
ADC off
ADC enabled
INPPGA enabled
VMID enabled
Figure 9 ADC Power Up and Down Sequence (not to scale) SYMBOL tmidrail_on tmidrail_off tadcint ADC Group Delay MIN TYPICAL 300 6 2/fs 29/fs MAX UNIT ms s n/fs n/fs
Table 3 Typical ADC Power Up and Down Sequence Notes: 1. The analogue input pin charge time, tmidrail_on, is determined by the VMID pin charge time. This time is dependent upon the value of VMID decoupling capacitor and VMID pin input resistance and AVDD power supply rise time. The analogue input pin discharge time, tmidrail_off, is determined by the VMID pin discharge time. This time is dependent upon the value of VMID decoupling capacitor and VMID pin input resistance and AVDD power supply decay time. The time, tmidrail_off, is measured using a 1F capacitor and will vary dependent upon the value of input coupling capacitor. The timings tmidrail_on and tmidrail_off are measured using a 1F capacitor and will vary dependent upon the value of input coupling capacitor. The measurements were taken at 10% and 90% points on the charge time curve. While the ADC is enabled there will be LSB data bit activity on the ADCDAT pin due to system noise but no significant digital output will be present. The VMIDSEL and BIASEN bits must be set to enable analogue input midrail voltage and for normal ADC operation. ADCDAT data output delay from power up - with power supplies starting from 0V - is determined primarily by the VMID charge time. ADC initialisation and power management bits may be set immediately after POR is released; VMID charge time will be significantly longer and will dictate when the device is stabilised for analogue input. ADCDAT data output delay at power up from device standby (power supplies already applied) is determined by ADC initialisation time, 2/fs.
2.
3.
4.
5.
6.
7.
w
PTD Rev 2.0 February 2005 19
WM8976
Preliminary Technical Data
Figure 10 DAC Power Up and Down Sequence (not to scale)
SYMBOL tline_midrail_on tline_midrail_off thp_midrail_on thp__midrail_off tdacint DAC Group Delay
MIN
TYPICAL 60 6 150 9 2/fs 29/fs
MAX
UNIT ms s ms s n/fs n/fs
Table 4 Typical DAC Power Up and Down Sequence Notes: 1. The lineout charge time, tline_midrail_on, is mainly determined by the VMID pin charge time. This time is dependent upon the value of VMID decoupling capacitor and VMID pin input resistance and AVDD power supply rise time. The values above were measured using a 1F capacitor and were taken at 10% and 90% points on the charge time curve. It is not advisable to allow DACDAT data input during initialisation of the DAC. If the DAC data value is not zero at point of initialisation, then this is likely to cause a pop noise on the analogue outputs. The same is also true if the DACDAT is removed at a none zero value, and no mute function has been applied to the signal beforehand. The lineout discharge time, tline_midrail_off, is dependent upon the value of the lineout coupling capacitor and the leakage resistance path to ground. The values above were measured using a 1F capacitor and were taken at 10% and 90% points on the discharge time curve.
2.
3.
w
PTD Rev 2.0 February 2005 20
Preliminary Technical Data 4.
WM8976
The headphone charge time, thp_midrail_on, is mainly determined by the headphone output coupling capacitor charge time. This time is dependent upon the value of the headphone coupling capacitor. The values above were measured using a 100F capacitor and were taken at 10% and 90% points on the charge time curve. The headphone discharge time, thp_midrail_off, is dependent upon the value of the headphone coupling capacitor and the leakage resistance path to ground. The values above were measured using a 100F capacitor and were taken at 10% and 90% points on the discharge time curve. The VMIDSEL and BIASEN bits must be set to enable analogue output midrail voltage and for normal DAC operation.
5.
6.
w
PTD Rev 2.0 February 2005 21
WM8976 DEVICE DESCRIPTION
INTRODUCTION
Preliminary Technical Data
The WM8976 is a low power audio codec combining a high quality stereo audio DAC and mono ADC, with flexible line and microphone input and output processing. Applications for this device include digital camcorders, and digital still cameras with mono record and mono or stereo playback capability.
FEATURES
The chip offers great flexibility in use, and so can support many different modes of operation as follows:
MICROPHONE INPUT
A microphone pre-amp is provided, allowing for a microphone to be pseudo-differentially connected, with user-defined gain using internal resistors. The provision of the common mode input pin allows for rejection of common mode noise on the microphone input (Level depends on gain setting chosen). A microphone bias is output from the chip which can be used to bias the microphone. The signal routing can be configured to allow manual adjustment of mic level, or indeed to allow the ALC loop to control the level of mic signal that is transmitted. Total gain through the microphone path of up to +55.25dB can be selected.
PGA AND ALC OPERATION
A programmable gain amplifier is provided in the input path to the ADC. This may be used manually or in conjunction with a mixed analogue/digital automatic level control (ALC) which keeps the recording volume constant.
LINE INPUTS (AUXL, AUXR)
The inputs, AUXL and AUXR, can be used as a stereo line input or as an input for warning tones (or `beeps') etc. The AUXL input can be summed into the record path, along with the microphone preamp output.
ADC
The ADC uses a multi-bit high-order oversampling architecture to deliver optimum performance with low power consumption.
HI-FI DAC
The stereo hi-fi DAC provides high quality audio playback suitable for all portable audio hi-fi type applications, including MP3 players and portable disc players of all types.
OUTPUT MIXERS
Flexible mixing is provided on the outputs of the device. A stereo mixer is provided for the stereo headphone or line outputs, LOUT1/ROUT1, and additional summers on the OUT3/OUT4 outputs allow for an optional differential or stereo line output on these pins. Gain adjustment PGAs are provided for the LOUT1/ROUT1 and LOUT2/ROUT2 outputs, and signal switching is provided to allow for all possible signal combinations. The output buffers can be configured in several ways, allowing support of up to three sets of external transducers; ie stereo headphone, BTL speaker, and BTL earpiece may be connected simultaneously. Thermal implications should be considered before simultaneous full power operation of all outputs is attempted. Alternatively, if a speaker output is not required, the LOUT2 and ROUT2 pins might be used as a stereo headphone driver, (disable output invert buffer on ROUT2). In that case two sets of headphones might be driven, or the LOUT2 and ROUT2 pins used as a line output driver.
w
PTD Rev 2.0 February 2005 22
Preliminary Technical Data
WM8976
OUT3 and OUT4 can be configured to provide an additional stereo lineout from the output of the DACs, the mixers or the input microphone boost stages. Alternatively OUT4 can be configured as a mono mix of left and right DACs or mixers, or simply a buffered version of the chip midrail reference voltage. OUT3 can also be configured as a buffered VMID output. This voltage may then be used as a headphone `pseudo ground' allowing removal of the large AC coupling capacitors often used in the output path.
AUDIO INTERFACES
The WM8976 has a standard audio interface, to support the transmission of mono or stereo data to and from the chip. This interface is a 3 wire standard audio interface which supports a number of audio data formats including I2S, DSP/PCM Mode (a burst mode in which LRC sync plus 2 data packed words are transmitted), MSB-First, left justified and MSB-First, right justified, and can operate in master or slave modes.
CONTROL INTERFACES
To allow full software control over all its features, the WM8976 offers a choice of 2 or 3 wire MPU control interface. It is fully compatible and an ideal partner for a wide range of industry standard microprocessors, controllers and DSPs. Selection between the modes is via the MODE pin. In 2 wire mode the address of the device is fixed as 0011010.
CLOCKING SCHEMES
WM8976 offers the normal audio DAC clocking scheme operation, where 256fs MCLK is provided to the DAC and ADC. A PLL is included which may be used to generate these clocks in the event that they are not available from the system controller. This PLL uses an input clock, typically the 12MHz USB or ilink clock, to generate high quality audio clocks. If this PLL is not required for generation of these clocks, it can be reconfigured to generate alternative clocks which may then be output on the GPIO pin and used elsewhere in the system.
POWER CONTROL
The design of the WM8976 has given much attention to power consumption without compromising performance. It operates at very low voltages, and includes the ability to power off any unused parts of the circuitry under software control, and includes standby and power off modes.
OPERATION SCENARIOS
Flexibility in the design of the WM8976 allows for a wide range of operational scenarios, some of which are proposed below: Camcorder; The provision of a microphone preamplifier allows support for both internal and external microphones. All drivers for speaker, headphone and line output connections are integrated. The selectable `application filters' after the ADC provide for features such as `wind noise' reduction, or mechanical noise reducing filters. Digital still camera recording; Support for digital recording is similar to the camcorder case. But additionally if the DSC supports MP3 playback, and perhaps recording, the ability of the ADC to support full 48ks/s high quality recording increases device flexibility.
ANALOG FM TUNER SUPPORT
An analog stereo FM tuner might be connected to the AUX inputs of WM8976, and the stereo signal listened to via headphones, if required.
w
PTD Rev 2.0 February 2005 23
WM8976
INPUT SIGNAL PATH
Preliminary Technical Data
The WM8976 has a number of flexible analogue inputs. The input PGA stage is followed by a boost/mix stage which drives into the ADC. The input path has three input pins which can be configured in a variety of ways to accommodate single-ended, differential or dual differential microphones. There are two auxiliary input pins, and the AUXL input can be fed into to the input boost/mix stage as well as driving into the output path. A bypass path exists from the output of the boost/mix stage into the output left mixer.
MICROPHONE INPUTS
The WM8976 can accommodate a variety of microphone configurations including single ended and differential inputs. The input to the differential input PGA are LIN, LIP and L2. In single-ended microphone input configuration the microphone signal should be input to LIN or RIN and the internal NOR gate configured to clamp the non-inverting input of the input PGA to VMID.
Figure 11 Microphone Input PGA Circuit
w
PTD Rev 2.0 February 2005 24
Preliminary Technical Data The input PGA is enabled by the IPPGAENL register bit. REGISTER ADDRESS R2 Power Management 2 2 BIT LABEL INPPGAENL DEFAULT 0
WM8976
DESCRIPTION Left channel input PGA enable 0 = disabled 1 = enabled
Table 5 Input PGA Enable Register Settings
REGISTER ADDRESS R44 Input Control
BIT 0
LABEL LIP2INPPGA
DEFAULT 1
DESCRIPTION Connect LIP pin to left channel input PGA amplifier positive terminal. 0 = LIP not connected to input PGA 1 = input PGA amplifier positive terminal connected to LIP (constant input impedance) Connect LIN pin to left channel input PGA negative terminal. 0=LIN not connected to input PGA 1=LIN connected to input PGA amplifier negative terminal. Connect L2 pin to left channel input PGA positive terminal. 0=L2 not connected to input PGA 1=L2 connected to input PGA amplifier positive terminal (constant input impedance).
1
LIN2INPPGA
1
2
L2_2INPPGA
0
Table 6 Input PGA Control
INPUT PGA VOLUME CONTROLS
The input microphone PGA has a gain range from -12dB to +35.25dB in 0.75dB steps. The gain from the LIN input to the PGA output and from the L2 amplifier to the PGA output are always common and controlled by the register bits INPPGAVOLL[5:0]. These register bits also affect the LIP pin when LIP2INPPGA=1, the L2 pin when L2_2INPPGA=1 and the L2 pin when L2_2INPPGA=1. When the Automatic Level Control (ALC) is enabled the input PGA gain is controlled automatically and the INPPGAVOLL bits should not be used.
w
PTD Rev 2.0 February 2005 25
WM8976
REGISTER ADDRESS R45 Input PGA volume control BIT 5:0 LABEL INPPGAVOLL DEFAULT 010000
Preliminary Technical Data
DESCRIPTION Input PGA volume 000000 = -12dB 000001 = -11.25db . 010000 = 0dB . 111111 = 35.25dB Mute control for input PGA: 0=Input PGA not muted, normal operation 1=Input PGA muted (and disconnected from the following input BOOST stage). Input PGA zero cross enable: 0=Update gain when gain register changes 1=Update gain on 1st zero cross after gain register write. INPGA volume does not update until a 1 is written to INPGAUPDATE
6
INPPGAMUTEL
0
7
INPPGAZCL
0
8
INPGAUPDATE
Not latched
Table 7 Input PGA Volume Control
w
PTD Rev 2.0 February 2005 26
Preliminary Technical Data
WM8976
AUXILLIARY INPUTS
There are two auxilliary inputs, AUXL and AUXR which can be used for a variety of purposes such as stereo line inputs or as a `beep' input signal to be mixed with the outputs. The AUXL input can be used as a line input to the input BOOST stage which has gain adjust of 12dB to +6dB in 3dB steps (plus off). See the INPUT BOOST section for further details. The AUXL/R inputs can also be mixed into the output channel mixers, with a gain of -15dB to +6dB plus off. In addition the AUXR input can be summed into the Right speaker output path (ROUT2) with a gain adjust of -15 to +6dB. This allows a `beep' input to be output on the speaker outputs only without affecting the headphone or lineout signals.
INPUT BOOST
The stereo input PGA stage is followed by an input BOOST circuit. The input BOOST circuit has 3 selectable inputs: the input microphone PGA output, the AUX amplifier output and the L2 input pin (can be used as a line input, bypassing the input PGA). These three inputs can be mixed together and have individual gain boost/adjust as shown in Figure 12.
Figure 12 Input Boost Stage The input PGA path can have a +20dB boost (PGABOOSTL=1), a 0dB pass through (PGABOOSTL=0) or be completely isolated from the input boost circuit (INPPGAMUTEL=1).
REGISTER ADDRESS R47 Input BOOST control
BIT 8
LABEL PGABOOST
DEFAULT 1
DESCRIPTION Boost enable for input PGA: 0 = PGA output has +0dB gain through input BOOST stage. 1 = PGA output has +20dB gain through input BOOST stage.
Table 8 Input BOOST Stage Control The auxilliary amplifier path to the BOOST stages is controlled by the AUXL2BOOSTVOL[2:0] register bits. When AUXL2BOOSTVOL=000 this path is completely disconnected from the BOOST stage. Settings 001 through to 111 control the gain in 3dB steps from -12dB to +6dB. The L2 path to the BOOST stage is controlled by the LIP2BOOSTVOL[2:0] register bits. When L2_2BOOSTVOL=000 the L2 input pin is completely disconnected from the BOOST stage. Settings 001 through to 111 control the gain in 3dB steps from -12dB to +6dB.
w
PTD Rev 2.0 February 2005 27
WM8976
REGISTER ADDRESS R47 Input BOOST control BIT 2:0 LABEL AUXL2BOOSTVOL DEFAULT 000
Preliminary Technical Data
DESCRIPTION Controls the auxilliary amplifer to the input boost stage: 000=Path disabled (disconnected) 001=-12dB gain through boost stage 010=-9dB gain through boost stage ... 111=+6dB gain through boost stage Controls the L2 pin to the input boost stage: 000=Path disabled (disconnected) 001=-12dB gain through boost stage 010=-9dB gain through boost stage ... 111=+6dB gain through boost stage
6:4
L2_2BOOSTVOL
000
Table 9 Input BOOST Stage Control The BOOST stage is enabled under control of the BOOSTENL register bit. REGISTER ADDRESS R2 Power management 2 BIT 4 LABEL BOOSTENL DEFAULT 0 DESCRIPTION Left channel Input BOOST enable 0 = Boost stage OFF 1 = Boost stage ON
Table 10 Input BOOST Enable Control
MICROPHONE BIASING CIRCUIT
The MICBIAS output provides a low noise reference voltage suitable for biasing electret type microphones and the associated external resistor biasing network. Refer to the Applications Information section for recommended external components. The MICBIAS voltage can be altered via the MBVSEL register bit. When MBVSEL=0, MICBIAS=0.9*AVDD and when MBVSEL=1, MICBIAS=0.6*AVDD. The output can be enabled or disabled using the MICBEN control bit. REGISTER ADDRESS R1 Power management 1 BIT 4 LABEL MICBEN DEFAULT 0 DESCRIPTION Microphone Bias Enable 0 = OFF (high impedance output) 1 = ON
Table 11 Microphone Bias Enable Control REGISTER ADDRESS R44 Input control BIT 8 LABEL MBVSEL DEFAULT 0 DESCRIPTION Microphone Bias Voltage Control 0 = 0.9 * AVDD 1 = 0.6 * AVDD
Table 12 Microphone Bias Voltage Control The internal MICBIAS circuitry is shown in Figure 13. Note that the maximum source current capability for MICBIAS is 3mA. The external biasing resistor therefore must be large enough to limit the MICBIAS current to 3mA.
w
PTD Rev 2.0 February 2005 28
Preliminary Technical Data
WM8976
MBVSEL=0 MICBIAS = 1.8 x VMID = 0.9 X AVDD MBVSEL=1 MICBIAS = 1.2 x VMID = 0.6 X AVDD
VMID internal resistor
MB
internal resistor
AGND
Figure 13 Microphone Bias Schematic
ANALOGUE TO DIGITAL CONVERTER (ADC)
The WM8976 uses a multi-bit, oversampled sigma-delta ADC. The use of multi-bit feedback and high oversampling rates reduces the effects of jitter and high frequency noise. The ADC Full Scale input level is proportional to AVDD. With a 3.3V supply voltage, the full scale level is 1.0Vrms. Any voltage greater than full scale may overload the ADC and cause distortion.
ADC DIGITAL FILTERS
The ADC filters perform true 24 bit signal processing to convert the raw multi-bit oversampled data from the ADC to the correct sampling frequency to be output on the digital audio interface. The digital filter path for each ADC channel is illustrated in Figure 14.
Figure 14 ADC Digital Filter Path The ADC is enabled by the ADCENL register bit. REGISTER ADDRESS R2 Power management 2 BIT 0 LABEL ADCENL DEFAULT 0 DESCRIPTION Enable ADC: 0 = ADC disabled 1 = ADC enabled
Table 13 ADC Enable Control
w
PTD Rev 2.0 February 2005 29
WM8976
Preliminary Technical Data The polarity of the output signal can also be changed under software control using the ADCLPOL register bit. The oversampling rate of the ADC can be adjusted using the ADCOSR register bit. With ADCOSR=0 the oversample rate is 64x which gives lowest power operation and when ADCOSR=1 the oversample rate is 128x which gives best performance. REGISTER ADDRESS R14 ADC Control BIT 0 LABEL ADCLPOL DEFAULT 0 DESCRIPTION ADC channel polarity adjust: 0=normal 1=inverted ADC oversample rate select: 0=64x (lower power) 1=128x (best performance)
3
ADCOSR128
0
Table 14 ADC Control
SELECTABLE HIGH PASS FILTER
A selectable high pass filter is provided. To disable this filter set HPFEN=0. The filter has two modes controlled by HPFAPP. In Audio Mode (HPFAPP=0) the filter is first order, with a cut-off frequency of 3.7Hz. In Application Mode (HPFAPP=1) the filter is second order, with a cut-off frequency selectable via the HPFCUT register. The cut-off frequencies when HPFAPP=1 are shown in Table 16.
REGISTER ADDRESS R14 ADC Control 8
BIT
LABEL HPFEN
DEFAULT 1
DESCRIPTION High Pass Filter Enable 0=disabled 1=enabled Select audio mode or application mode 0=Audio mode (1st order, fc = ~3.7Hz) 1=Application mode (2nd order, fc = HPFCUT) Application mode cut-off frequency See Table 16 for details.
7
HPFAPP
0
6:4
HPFCUT
000
Table 15 ADC Enable Control
HPFCUT SR=101/100 8 000 001 010 011 100 101 110 111 82 102 131 163 204 261 327 408 11.025 113 141 180 225 281 360 450 563 12 122 153 156 245 306 392 490 612 16 82 102 131 163 204 261 327 408
FS (KHZ) SR=011/010 22.05 113 141 180 225 281 360 450 563 24 122 153 156 245 306 392 490 612 32 82 102 131 163 204 261 327 408 SR=001/000 44.1 113 141 180 225 281 360 450 563 48 122 153 156 245 306 392 490 612
Table 16 High Pass Filter Cut-off Frequencies (HPFAPP=1) Note that the High Pass filter values (when HPFAPP=1) work on the basis that the SR register bits are set correctly for the actual sample rate as shown in Table 16.
w
PTD Rev 2.0 February 2005 30
Preliminary Technical Data
WM8976
PROGRAMMABLE NOTCH FILTER
A programmable notch filter is provided. This filter has a variable centre frequency and bandwidth, programmable via two coefficients, a0 and a1. a0 and a1 are represented by the register bits NFA0[13:0] and NFA1[13:0]. Because these coefficient values require four register writes to setup there is an NFU (Notch Filter Update) flag which should be set only when all four registers are setup. REGISTER ADDRESS R27 Notch Filter 1 7 BIT 6:0 LABEL NFA0[13:7] NFEN DEFAULT 0 0 DESCRIPTION Notch Filter a0 coefficient, bits [13:7] Notch filter enable: 0=Disabled 1=Enabled 8 NFU 0 Notch filter update. The notch filter values used internally only update when one of the NFU bits is set high. R28 Notch Filter 2 6:0 8 NFA0[6:0] NFU 0 0 Notch Filter a0 coefficient, bits [6:0] Notch filter update. The notch filter values used internally only update when one of the NFU bits is set high. R29 Notch Filter 3 6:0 8 NFA1[13:7] NFU 0 0 Notch Filter a1 coefficient, bits [13:7] Notch filter update. The notch filter values used internally only update when one of the NFU bits is set high. R30 Notch Filter 4 6:0 8 NFA1[6:0] NFU 0 0 Notch Filter a1 coefficient, bits [6:0] Notch filter update. The notch filter values used internally only update when one of the NFU bits is set high. Table 17 Notch Filter Function The coefficients are calculated as follows:
a0 =
1 - tan( wb / 2) 1 + tan( wb / 2)
a1 = -(1 + a0 ) cos(w0 )
Where:
w0 = 2f c / f s
wb = 2f b / f s
fc = centre frequency in Hz, fb = -3dB bandwidth in Hz, fs = sample frequency in Hz The actual register values can be determined from the coefficients as follows: NFA0 = -a0 x 213 NFA1 = -a1 x 212
DIGITAL ADC VOLUME CONTROL
The output of the ADC can be digitally attenuated over a range from -127dB to 0dB in 0.5dB steps. The gain for a given eight-bit code X is given by: 0.5 x (G-255) dB for 1 G 255; MUTE for G = 0
w
PTD Rev 2.0 February 2005 31
WM8976
REGISTER ADDRESS R15 ADC Digital Volume BIT 7:0 LABEL ADCVOL [7:0] DEFAULT 11111111 ( 0dB )
Preliminary Technical Data DESCRIPTION ADC Digital Volume Control 0000 0000 = Digital Mute 0000 0001 = -127dB 0000 0010 = -126.5dB ... 0.5dB steps up to 1111 1111 = 0dB ADC volume does not update until a 1 is written to ADCVU
8
ADCVU
Not latched
Table 18 ADC Digital Volume Control
INPUT LIMITER / AUTOMATIC LEVEL CONTROL (ALC)
The WM8976 has an automatic PGA gain control circuit, which can function as an input peak limiter or as an automatic level control (ALC). In input peak limiter mode (ALCMODE bit = 1), a digital peak detector detects when the input signal goes above a predefined level and will ramp the PGA gain down to prevent the signal becoming too large for the input range of the ADC. When the signal returns to a level below the threshold, the PGA gain is slowly returned to its starting level. The peak limiter cannot increase the PGA gain above its static level.
Figure 15 Input Peak Limiter Operation In ALC mode (ALCMODE bit = 0) the circuit aims to keep a constant recording volume irrespective of the input signal level. This is achieved by continuously adjusting the PGA gain so that the signal level at the ADC input remains constant. A digital peak detector monitors the ADC output and changes the PGA gain if necessary.
w
PTD Rev 2.0 February 2005 32
Preliminary Technical Data
WM8976
Figure 16 ALC Operation The ALC/Limiter function is enabled by setting the register bit ALCSEL. When enabled, the recording volume can be programmed between -6dB and -28.5dB (relative to ADC full scale) using the ALCLVL register bits. An upper limit for the PGA gain can be imposed by setting the ALCMAX control bits and a lower limit for the PGA gain can be imposed by setting the ALCMIN control bits. ALCHLD, ALCDCY and ALCATK control the hold, decay and attack times, respectively: Hold time is the time delay between the peak level detected being below target and the PGA gain beginning to ramp up. It can be programmed in power-of-two (2n) steps, e.g. 2.67ms, 5.33ms, 10.67ms etc. up to 43.7s. Alternatively, the hold time can also be set to zero. The hold time is not active in limiter mode (ALCMODE = 1). The hold time only applies to gain ramp-up, there is no delay before ramping the gain down when the signal level is above target. Decay (Gain Ramp-Up) Time is the time that it takes for the PGA gain to ramp up and is given as a time per gain step, time per 6dB change and time to ramp up over 90% of it's range. The decay time can be programmed in power-of-two (2n) steps, from 3.3ms/6dB, 6.6ms/6dB, 13.1ms/6dB, etc. to 3.36s/6dB. Attack (Gain Ramp-Down) Time is the time that it takes for the PGA gain to ramp down and is given as a time per gain step, time per 6dB change and time to ramp down over 90% of it's range. The attack time can be programmed in power-of-two (2n) steps, from 832us/6dB, 1.66ms/6dB, 3.328us/6dB, etc. to 852ms/6dB. NB, In peak limiter mode the gain control circuit runs approximately 4x faster to allow reduction of fast peaks. Attack and Decay times for peak limiter mode are given below. The hold, decay and attack times given in Table 19 are constant across sample rates so long as the SR bits are set correctly. E.g. when sampling at 48kHz the sample rates stated in Table 19 will only be correct if the SR bits are set to 000 (48kHz). If the actual sample rate was only 44.1kHz then the hold, decay and attack times would be scaled down by 44.1/48.
w
PTD Rev 2.0 February 2005 33
WM8976
REGISTER ADDRESS R32 ALC Control 1 BIT 8 LABEL ALCSEL 0 DEFAULT
Preliminary Technical Data
DESCRIPTION ALC function select 0=ALC disabled 1=ALC enabled Set Maximum Gain of PGA 111=+35.25dB 110=+29.25dB 101=+23.25dB 100=+17.25dB 011=+11.25dB 010=+5.25dB 001=-0.75dB 000=-6.75dB Set minimum gain of PGA 000=-12dB 001=-6dB 010=0dB 011=+6dB 100=+12dB 101=+18dB 110=+24dB 111=+30dB ALC hold time before gain is increased. 0000 = 0ms 0001 = 2.67ms 0010 = 5.33ms ... (time doubles with every step) 1111 = 43.691s ALC target - sets signal level at ADC input 0000 = -28.5dB FS 0001 = -27.0dB FS ... (1.5dB steps) 1110 = -7.5dB FS 1111 = -6dB FS ALC uses zero cross detection circuit.
5:3
ALCMAXGAIN [2:0]
111 (+35.25dB)
2:0
ALCMINGAIN [2:0]
000 (-12dB)
R33 ALC Control 2
7:4
ALCHLD [3:0]
0000 (0ms)
3:0
ALCLVL [3:0]
1011 (-12dB)
8
ALCZC
0 (zero cross off)
w
PTD Rev 2.0 February 2005 34
Preliminary Technical Data R34 ALC Control 3 8 ALCMODE 0
WM8976
Determines the ALC mode of operation: 0=ALC mode 1=Limiter mode. Decay (gain ramp-up) time (ALCMODE ==0) Per step 0000 0001 0010 1010 or high er 0011 (2.9ms/6dB) 410us 820us 1.64ms 420ms Per 6dB 3.3ms 6.6ms 13.1ms 3.36s 90% of range 24ms 48ms 192ms 24.576s
7:4
ALCDCY [3:0]
0011 (13ms/6dB)
... (time doubles with every step)
Decay (gain ramp-up) time (ALCMODE ==1) Per step 0000 0001 0010 1010 90.8us 181.6us 363.2us 93ms Per 6dB 726.4us 1.453ms 2.905ms 744ms 90% of range 5.26ms 10.53ms 21.06ms 5.39s
... (time doubles with every step) 3:0 ALCATK [3:0] 0010 (832us/6dB) ALC attack (gain ramp-down) time (ALCMODE == 0) Per step 0000 0001 0010 1010 or high er 0010 (182us/6dB) 104us 208us 416us 106ms Per 6dB 832us 1.664ms 3.328ms 852ms 90% of range 6ms 12ms 24.1ms 6.18s
... (time doubles with every step)
ALC attack (gain ramp-down) time (ALCMODE == 1) Per step 0000 0001 0010 1010 22.7us 45.4us 90.8us 23.2ms Per 6dB 182.4us 363.2us 726.4us 186ms 90% of range 1.31ms 2.62ms 5.26ms 1.348s
... (time doubles with every step) Table 19 ALC Control Registers
w
PTD Rev 2.0 February 2005 35
WM8976
ALC CLIP PROTECTION
Preliminary Technical Data
To prevent clipping when a large signal occurs just after a period of quiet, the ALC circuit includes a clip protection function. If the ADC input signal exceeds 87.5% of full scale (-1.16dB), the PGA gain is ramped down at the maximum attack rate (as when ALCATK = 0000), until the signal level falls below 87.5% of full scale. This function is automatically enabled whenever the ALC is enabled. Note: If ATK = 0000, then the clip protection circuit makes no difference to the operation of the ALC. It is designed to prevent clipping when long attack times are used.
NOISE GATE
When the signal is very quiet and consists mainly of noise, the ALC function may cause "noise pumping", i.e. loud hissing noise during silence periods. The WM8976 has a noise gate function that prevents noise pumping by comparing the signal level at the input pins against a noise gate threshold, NGTH. The noise gate cuts in when: Signal level at ADC [dB] < NGTH [dB] + PGA gain [dB] + Mic Boost gain [dB] This is equivalent to: Signal level at input pin [dB] < NGTH [dB] The PGA gain is then held constant (preventing it from ramping up as it normally would when the signal is quiet). The table below summarises the noise gate control register. The NGTH control bits set the noise gate threshold with respect to the ADC full-scale range. The threshold is adjusted in 6dB steps. Levels at the extremes of the range may cause inappropriate operation, so care should be taken with set-up of the function. Note that the noise gate only works in conjunction with the ALC function. REGISTER ADDRESS R35 ALC Noise Gate Control BIT 2:0 LABEL NGTH DEFAULT 000 DESCRIPTION Noise gate threshold: 000=-39dB 001=-45dB 010=-51db ... (6dB steps) 111=-81dB Noise gate function enable 1 = enable 0 = disable
3
NGATEN
0
Table 20 ALC Noise Gate Control
OUTPUT SIGNAL PATH
The WM8976 output signal paths consist of digital application filters, up-sampling filters, stereo Hi-Fi DACs, analogue mixers, speaker, stereo headphone and stereo line/mono/midrail output drivers. The digital filters and DAC are enabled by register bits DACENL and DACENR. The mixers and output drivers can be separately enabled by individual control bits (see Analogue Outputs). Thus it is possible to utilise the analogue mixing and amplification provided by the WM8976, irrespective of whether the DACs are running or not. The WM8976 DACs receive digital input data on the DACDAT pin. The digital filter block processes the data to provide the following functions: Digital volume control Graphic equaliser A digital peak limiter. Sigma-Delta Modulation
High performance sigma-delta audio DAC converts the digital data into an analogue signal.
w
PTD Rev 2.0 February 2005 36
Preliminary Technical Data
WM8976
Figure 17 DAC Digital Filter Path The analogue outputs from the DACs can then be mixed with the aux analogue inputs and the ADC analogue input. The mix is fed to the output drivers for headphone (LOUT1/ROUT1), speaker (LOUT2/ROUT2) or line (OUT3/OUT4). OUT3 and OUT4 have additional mixers which allow them to output different signals to the headphone and speaker outputs.
DIGITAL PLAYBACK (DAC) PATH
Digital data is passed to the WM8976 via the flexible audio interface and is then passed through a variety of advanced digital filters as shown in Figure 17 to the hi-fi DACs. The DACs are enabled by the DACENL/R register bits. REGISTER ADDRESS R3 Power Management 3 BIT 0 LABEL DACENL DEFAULT 0 DESCRIPTION Left channel DAC enable 0 = DAC disabled 1 = DAC enabled Right channel DAC enable 0 = DAC disabled 1 = DAC enabled
1
DACENR
0
Table 21 DAC Enable Control The WM8976 also has a Soft Mute function, which gradually attenuates the volume of the digital signal to zero. When removed, the gain will ramp back up to the digital gain setting. REGISTER ADDRESS R10 DAC Control BIT 0 LABEL DACLPOL DEFAULT 0 DESCRIPTION Left DAC output polarity: 0 = non-inverted 1 = inverted (180 degrees phase shift) Right DAC output polarity: 0 = non-inverted 1 = inverted (180 degrees phase shift) Automute enable 0 = Amute disabled 1 = Amute enabled DAC oversampling rate: 0=64x (lowest power) 1=128x (best performance) Softmute enable: 0=Disabled 1=Enabled
1
DACRPOL
0
2
AMUTE
0
3
DACOSR128
0
6
SOFTMUTE
0
Table 22 DAC Control Register The digital audio data is converted to oversampled bit streams in the on-chip, true 24-bit digital interpolation filters. The bitstream data enters the multi-bit, sigma-delta DACs, which convert it to a high quality analogue audio signal. The multi-bit DAC architecture reduces high frequency noise and sensitivity to clock jitter. It also uses a Dynamic Element Matching technique for high linearity and low distortion. The DAC output defaults to non-inverted. Setting DACLPOL will invert the DAC output phase on the left channel and DACRPOL inverts the phase on the right channel.
w
PTD Rev 2.0 February 2005 37
WM8976
AUTOMUTE
Preliminary Technical Data
The DAC has an automute function which applies an analogue mute when 1024 consecutive zeros are detected. The mute is released as soon as a non-zero sample is detected. Automute can be disabled using the AMUTE control bit.
DIGITAL HI-FI DAC VOLUME (GAIN) CONTROL
The signal volume from each Hi-Fi DAC can be controlled digitally. The gain and attenuation range is -127dB to 0dB in 0.5dB steps. The level of attenuation for an eight-bit code X is given by: 0.5 x (X-255) dB for 1 X 255; REGISTER ADDRESS R11 Left DAC Digital Volume BIT 7:0 LABEL DACLVOL [7:0] MUTE for X = 0 DEFAULT 11111111 ( 0dB ) DESCRIPTION Left DAC Digital Volume Control 0000 0000 = Digital Mute 0000 0001 = -127dB 0000 0010 = -126.5dB ... 0.5dB steps up to 1111 1111 = 0dB DAC left and DAC right volume do not update until a 1 is written to DACVU (in reg 11 or 12) Right DAC Digital Volume Control 0000 0000 = Digital Mute 0000 0001 = -127dB 0000 0010 = -126.5dB ... 0.5dB steps up to 1111 1111 = 0dB DAC left and DAC right volume do not update until a 1 is written to DACVU (in reg 11 or 12)
8
DACVU
Not latched 11111111 ( 0dB )
R12 Right DAC Digital Volume
7:0
DACRVOL [7:0]
8
DACVU
Not latched
Table 23 DAC Digital Volume Control Note: An additional gain of up to +12dB can be added using the gain block embedded in the digital peak limiter circuit (see DAC OUTPUT LIMITER section).
DAC 5-BAND EQUALISER
A 5-band graphic equaliser function which can be used to change the output frequency levels to suit the environment. This can be applied to the ADC or DAC path and is described in the 5-BAND EQUALISER section for further details on this feature.
DAC 3-D ENHANCEMENT
The WM8976 has an advanced digital 3-D enhancement feature which can be used to vary the perceived stereo separation of the left and right channels. Like the 5-band equaliser this feature can be applied to either the record path or the plaback path but not both simultaneously. See the 3-D STEREO ENHANCEMENT section for further details on this feature.
DAC DIGITAL OUTPUT LIMITER
The WM8976 has a digital output limiter function. The operation of this is shown in Figure 18. In this diagram the upper graph shows the envelope of the input/output signals and the lower graph shows the gain characteristic.
w
PTD Rev 2.0 February 2005 38
Preliminary Technical Data
WM8976
Figure 18 DAC Digital Limiter Operation The limiter has a programmable upper threshold which is close to 0dB. Referring to Figure 18, in normal operation (LIMBOOST=000 => limit only) signals below this threshold are unaffected by the limiter. Signals above the upper threshold are attenuated at a specific attack rate (set by the LIMATK register bits) until the signal falls below the threshold. The limiter also has a lower threshold 1dB below the upper threshold. When the signal falls below the lower threshold the signal is amplified at a specific decay rate (controlled by LIMDCY register bits) until a gain of 0dB is reached. Both threshold levels are controlled by the LIMLVL register bits. The upper threshold is 0.5dB above the value programmed by LIMLVL and the lower threshold is 0.5dB below the LIMLVL value.
VOLUME BOOST
The limiter has programmable upper gain which boosts signals below the threshold to compress the dynamic range of the signal and increase its perceived loudness. This operates as an ALC function with limited boost capability. The volume boost is from 0dB to +12dB in 1dB steps, controlled by the LIMBOOST register bits. The output limiter volume boost can also be used as a stand alone digital gain boost when the limiter is disabled.
w
PTD Rev 2.0 February 2005 39
WM8976
REGISTER ADDRESS R24 DAC digital limiter control 1 BIT 3:0 LABEL LIMATK DEFAULT 0010
Preliminary Technical Data
DESCRIPTION Limiter Attack time (per 6dB gain change) for 44.1kHz sampling. Note that these will scale with sample rate. 0000=94us 0001=188s 0010=375us 0011=750us 0100=1.5ms 0101=3ms 0110=6ms 0111=12ms 1000=24ms 1001=48ms 1010=96ms 1011 to 1111=192ms
7:4
LIMDCY
0011
Limiter Decay time (per 6dB gain change) for 44.1kHz sampling. Note that these will scale with sample rate: 0000=750us 0001=1.5ms 0010=3ms 0011=6ms 0100=12ms 0101=24ms 0110=48ms 0111=96ms 1000=192ms 1001=384ms 1010=768ms 1011 to 1111=1.536s
8
LIMEN
0
Enable the DAC digital limiter: 0=disabled 1=enabled Limiter volume boost (can be used as a stand alone volume boost when LIMEN=0): 0000=0dB 0001=+1dB 0010=+2dB ... (1dB steps) 1011=+11dB 1100=+12dB 1101 to 1111=reserved
R25 DAC digital limiter control 2
3:0
LIMBOOST
0000
6:4
LIMLVL
000
Programmable signal threshold level (determines level at which the limiter starts to operate) 000=-1dB 001=-2dB 010=-3dB 011=-4dB 100=-5dB 101 to 111=-6dB
Table 24 DAC Digital Limiter Control
w
PTD Rev 2.0 February 2005 40
Preliminary Technical Data
WM8976
5-BAND GRAPHIC EQUALISER
A 5-band graphic EQ is provided, which can be applied to the ADC or DAC path, together with 3D enhancement, under control of the EQ3DMODE register bit. REGISTER ADDRESS R18 EQ Control 1 BIT 8 LABEL EQ3DMODE DEFAULT 1 DESCRIPTION 0 = Equaliser and 3D enhancement applied to ADC path 1 = Equaliser and 3D Enhancement applied to DAC path
Table 25 EQ and 3D Enhancement DAC or ADC Path Select
The equaliser consists of low and high frequency shelving filters (Band 1 and 5) and three peak filters for the centre bands. Each has adjustable cut-off or centre frequency, and selectable boost (+/- 12dB in 1dB steps). The peak filters have selectable bandwidth.
REGISTER ADDRESS R18 EQ Band 1 Control
BIT 4:0 6:5
LABEL EQ1G EQ1C
DEFAULT 01100 (0dB) 01
DESCRIPTION Band 1 Gain Control. See Table 31 for details. Band 1 Cut-off Frequency: 00=80Hz 01=105Hz 10=135Hz 11=175Hz
Table 26 EQ Band 1 Control
REGISTER ADDRESS R19 EQ Band 2 Control
BIT 4:0 6:5
LABEL EQ2G EQ2C
DEFAULT 01100 (0dB) 01
DESCRIPTION Band 2 Gain Control. See Table 31 for details. Band 2 Centre Frequency: 00=230Hz 01=300Hz 10=385Hz
8
EQ2BW
0
11=500Hz Band 2 Bandwidth Control 0=narrow bandwidth 1=wide bandwidth
Table 27 EQ Band 2 Control
REGISTER ADDRESS R20 EQ Band 3 Control
BIT 4:0 6:5
LABEL EQ3G EQ3C
DEFAULT 01100 (0dB) 01
DESCRIPTION Band 3 Gain Control. See Table 31 for details. Band 3 Centre Frequency: 00=650Hz 01=850Hz 10=1.1kHz 11=1.4kHz Band 3 Bandwidth Control 0=narrow bandwidth 1=wide bandwidth
8
EQ3BW
0
Table 28 EQ Band 3 Control
w
PTD Rev 2.0 February 2005 41
WM8976
REGISTER ADDRESS R21 EQ Band 4 Control BIT 4:0 6:5 LABEL EQ4G EQ4C DEFAULT 01100 (0dB) 01
Preliminary Technical Data
DESCRIPTION Band 4 Gain Control. See Table 31 for details Band 4 Centre Frequency: 00=1.8kHz 01=2.4kHz 10=3.2kHz 11=4.1kHz Band 4 Bandwidth Control 0=narrow bandwidth 1=wide bandwidth
8
EQ4BW
0
Table 29 EQ Band 4 Control
REGISTER ADDRESS R22 EQ Band 5 Gain Control
BIT 4:0 6:5
LABEL EQ5G EQ5C
DEFAULT 01100 (0dB) 01
DESCRIPTION Band 5 Gain Control. See Table 31 for details. Band 5 Cut-off Frequency: 00=5.3kHz 01=6.9kHz 10=9kHz 11=11.7kHz
Table 30 EQ Band 5 Control
GAIN REGISTER 00000 00001 00010 .... (1dB steps) 01100 01101 11000 to 11111 Table 31 Gain Register Table
GAIN +12dB +11dB +10dB 0dB -1dB -12dB
3D STEREO ENHANCEMENT
The WM8976 has a digital 3D enhancement option to artificially increase the separation between the left and right channels. Selection of 3D for playback is controlled by register bit EQ3DMODE. Switching the EQ/3D bit from record to playback or from playback to record may only be done when ADC and DAC are disabled. The WM8976 control interface will only allow EQ3DMODE to be changed when ADC and DAC are disabled (ie ADCENL = 0, DACENL = 0 and DACENR = 0). The DEPTH3D setting controls the degree of stereo expansion. When 3D enhancement is used, it may be necessary to attenuate the signal by 6dB to avoid limiting.
w
PTD Rev 2.0 February 2005 42
Preliminary Technical Data
WM8976
REGISTER ADDRESS R41 (29h) 3D BIT 3:0 LABEL DEPTH3D[3:0] DEFAULT 0000 DESCRIPTION Stereo depth 0000: 0% (minimum 3D effect) 0001: 6.67% .... 1110: 93.3% 1111: 100% (maximum 3D effect)
Table 32 3D Stereo Enhancement Function
ANALOGUE OUTPUTS
The WM8976 has three sets of stereo analogue outputs. These are: * * * LOUT1 and ROUT1 which are normally used to drive a headphone load. LOUT2 and ROUT2 - normally used to drive an 8BTL speaker. OUT3 and OUT4 - can be configured as a stereo line out (OUT3 is left output and OUT4 is right output). OUT4 can also be used to provide a mono mix of left and right channels.
LOUT2, ROUT2, OUT3 and OUT4 are supplied from SPKVDD and are capable of driving up to 1.5Vrms signals as shown in Figure 19. LOUT1 and ROUT1 are supplied from AVDD and can only drive out a 1V rms signal (AVDD/3.3). LOUT1, ROUT1, LOUT2 and ROUT2 have individual analogue volume PGAs with -57dB to +6dB ranges. There are four output mixers in the output signal path, the left and right channel mixers which control the signals to speaker, headphone (and optionally the line outputs) and also dedicated OUT3 and OUT4 mixers.
LEFT AND RIGHT OUTPUT CHANNEL MIXERS
The left and right output channel mixers are shown in Figure 19. These mixers allow the AUX inputs, the ADC bypass and the DAC left and right channels to be combined as desired. This allows a mono mix of the DAC channels to be done as well as mixing in external line-in from the AUX or speech from the input bypass path. The AUX and bypass inputs have individual volume control from -15dB to +6dB and the DAC volume can be adjusted in the digital domain if required. The output of these mixers goes to both the headphone (LOUT1 and ROUT1) and speaker (LOUT2 and ROUT2) and can optionally go to the OUT3 and OUT4 mixers.
w
PTD Rev 2.0 February 2005 43
WM8976
Preliminary Technical Data
Figure 19 Left/Right Output Channel Mixers
w
PTD Rev 2.0 February 2005 44
Preliminary Technical Data
WM8976
REGISTER ADDRESS R49 Output mixer control BIT 5 LABEL DACR2LMIX DEFAULT 0 DESCRIPTION Right DAC output to left output mixer 0 = not selected 1 = selected Left DAC output to right output mixer 0 = not selected 1 = selected 0 Left DAC output to left output mixer 0 = not selected 1 = selected Left bypass path (from the left channel input boost output) to left output mixer 0 = not selected 1 = selected Left bypass volume contol to output channel mixer: 000 = -15dB 001 = -12dB ... 101 = 0dB 110 = +3dB 111 = +6dB Left Auxilliary input to left channel output mixer: 0 = not selected 1 = selected Aux left channel input to left mixer volume control: 000 = -15dB 001 = -12dB ... 101 = 0dB 110 = +3dB 111 = +6dB Right DAC output to right output mixer 0 = not selected 1 = selected Right Auxiliary input to right channel output mixer: 0 = not selected 1 = selected Aux right channel input to right mixer volume control: 000 = -15dB 001 = -12dB ... 101 = 0dB 110 = +3dB 111 = +6dB
6
DACL2RMIX
0
R50 Left channel output mixer control
0
DACL2LMIX
1
BYPL2LMIX
0
4:2
BYPLMIXVOL
000
5
AUXL2LMIX
0
8:6
AUXLMIXVOL
000
R51 Right channel output mixer control
0
DACR2RMIX
0
5
AUXR2RMIX
0
8:6
AUXRMIXVOL
000
w
PTD Rev 2.0 February 2005 45
WM8976
R3 Power management 3 2 LMIXEN 0
Preliminary Technical Data Left output channel mixer enable: 0 = disabled 1= enabled Right output channel mixer enable: 0 = disabled 1 = enabled
3
RMIXEN
0
Table 33 Left and Right Output Mixer Control
HEADPHONE OUTPUTS (LOUT1 AND ROUT1)
The headphone outputs, LOUT1 and ROUT1 can drive a 16 or 32 headphone load, either through DC blocking capacitors, or DC coupled without any capacitor. Each headphone output has an analogue volume control PGA with a gain range of -57dB to +6dB as shown in Figure 22.
Figure 20 Headphone Outputs LOUT1 and ROUT1 Headphone Output using DC blocking capacitors: DC Coupled Headphone Output:
Figure 21 Recommended Headphone Output Configurations
When DC blocking capacitors are used, then their capacitance and the load resistance together determine the lower cut-off frequency, fc. Increasing the capacitance lowers fc, improving the bass response. Smaller capacitance values will diminish the bass response. Assuming a 16 load and C1, C2 = 220F: fc = 1 / 2 RLC1 = 1 / (2 x 16 x 220F) = 45 Hz In the DC coupled configuration, the headphone "ground" is connected to the VMID pin. The VMID pin can be configured as a DC output driver by setting the OUT3MUTE register bit. The DC voltage on VMID in this configuration is equal to the DC offset on the LOUT1 and ROUT1 pins therefore no DC blocking capacitors are required. This saves space and material cost in portable applications.
w
PTD Rev 2.0 February 2005 46
Preliminary Technical Data
WM8976
Note that OUT3 and OUT4 have an optional output boost of 1.5x. When these are configured in this output boost mode (OUT3BOOST/OUT4BOOST=1) then the VMID value of these outputs will be equal to 1.5xAVDD/2 and will not match the VMID of the headphone drivers. Do not use the DC coupled output mode in this configuration. It is recommended to connect the DC coupled outputs only to headphones, and not to the line input of another device. Although the built-in short circuit protection will prevent any damage to the headphone outputs, such a connection may be noisy, and may not function properly if the other device is grounded.
SPEAKER OUTPUTS (LOUT2 AND ROUT2)
The outputs LOUT2 and ROUT2 are designed to drive an 8 BTL speaker but can optionally drive two headphone loads of 16/32 or a line output (see Headphone Output and Line Output sections, respectively). Each output has an individual volume control PGA, an output boost/level shift bit, a mute and an enable as shown in Figure 22. LOUT2 and ROUT2 output the left and right channel mixer outputs respectively. The ROUT2 signal path also has an optional invert. The amplifier used for this invert can be used to mix in the AUXR signal with an adjustable gain range of -15dB -> +6dB. This allows a `beep' signal to be applied only to the speaker output without affecting the HP or line outputs.
Figure 22 Speaker Outputs LOUT2 and ROUT2
w
PTD Rev 2.0 February 2005 47
WM8976
Preliminary Technical Data The signal to be output on LOUT2/ROUT2 comes from the Left/Right Mixer circuits and can be any combination of the DAC output, the Bypass path (output of the input boost stage) and the AUX input. The LOUT2/ROUT2 volume is controlled by the LOUT2VOL/ ROUT2VOL register bits. Note that gains over 0dB may cause clipping if the signal is large. The LOUT2MUTE/ ROUT2MUTE register bits cause the speaker outputs to be muted (the output DC level is driven out). The output pins remains at the same DC level (DCOP), so that no click noise is produced when muting or un-muting The speaker output stages also have a selectable gain boost of 1.5x (3.52dB). When this boost is enabled the output DC level is also level shifted (from AVDD/2 to 1.5xAVDD/2) to prevent the signal from clipping. A dedicated amplifier BUFDCOP, as shown in Figure 23, is used to perform the DC level shift operation. This buffer must be enabled using the BUFDCOPEN register bit for this operating mode. It should also be noted that if SPKVDD is not equal to or greater than 1.5xAVDD this boost mode may result in signals clipping. Table 35 summarises the effect of the SPKBOOST control bits. REGISTER ADDRESS R49 Output control BIT 2 LABEL SPKBOOST DEFAULT 0 DESCRIPTION 0 = SPK gain = -1; DC = AVDD / 2 1 = SPK gain = +1.5; DC = 1.5 x AVDD / 2 Dedicated buffer for DC level shifting output stages when in 1.5x gain boost configuration. 0=Buffer disabled 1=Buffer enabled (required for 1.5x gain boost)
R1 Power management 1
8
BUFDCOPEN
0
Table 34 Speaker Boost Stage Control SPKBOOST 0 1 OUTPUT STAGE GAIN 1x (0dB) 1.5x (3.52dB) OUTPUT DC LEVEL AVDD/2 1.5xAVDD/2 OUTPUT STAGE CONFIGURATION Inverting Non-inverting
Table 35 Output Boost Stage Details
REGISTER ADDRESS R43 Beep control
BIT 0 3:1
LABEL BEEPEN BEEPVOL
DEFAULT 0 000
DESCRIPTION 0 = mute AUXR beep input 1 = enable AUXR beep input AUXR input to ROUT2 inverter gain 000 = -15dB ... 111 = +6dB Inverts ROUT2 Output 0 = not inverted 1 = inverted Mute input to INVROUT2 mixer
4
INVROUT2
0
5
MUTERPGA2INV
0
Table 36 AUXR - ROUT2 BEEP Mixer Function
w
PTD Rev 2.0 February 2005 48
Preliminary Technical Data
WM8976
REGISTER ADDRESS R54 LOUT2 (SPK) Volume control BIT 7 LABEL LOUT2ZC DEFAULT 0 DESCRIPTION Speaker volume zero cross enable: 1 = Change gain on zero cross only 0 = Change gain immediately Left speaker output mute: 0 = Normal operation 1 = Mute Left speaker output volume: 000000 = -57dB ... 111001 = 0dB ... 111111 = +6dB LOUT2 and ROUT2 volumes do not update until a 1 is written to SPKVU (in reg 54 or 55) Speaker volume zero cross enable: 1 = Change gain on zero cross only 0 = Change gain immediately Right speaker output mute: 0 = Normal operation 1 = Mute Right speaker output volume: 000000 = -57dB ... 111001 = 0dB ... 111111 = +6dB LOUT2 and ROUT2 volumes do not update until a 1 is written to SPKVU (in reg 54 or 55)
6
LOUT2MUTE
0
5:0
LOUT2VOL
111001
8
SPKVU
Not latched
R55 ROUT2 (SPK) Volume control
7
ROUT2ZC
0
6
ROUT2MUTE
0
5:0
ROUT2VOL
111001
8
SPKVU
Not latched
Table 37 Speaker Volume Control
w
PTD Rev 2.0 February 2005 49
WM8976
REGISTER ADDRESS R52 LOUT1 Volume control BIT 7 LABEL LOUT1ZC DEFAULT 0
Preliminary Technical Data
DESCRIPTION Headphone volume zero cross enable: 1 = Change gain on zero cross only 0 = Change gain immediately Left headphone output mute: 0 = Normal operation 1 = Mute Left headphone output volume: 000000 = -57dB ... 111001 = 0dB ... 111111 = +6dB LOUT1 and ROUT1 volumes do not update until a 1 is written to HPVU (in reg 52 or 53) Headphone volume zero cross enable: 1 = Change gain on zero cross only 0 = Change gain immediately Right headphone output mute: 0 = Normal operation 1 = Mute Right headphone output volume: 000000 = -57dB ... 111001 = 0dB ... 111111 = +6dB LOUT1 and ROUT1 volumes do not update until a 1 is written to HPVU (in reg 52 or 53)
6
LOUT1MUTE
0
5:0
LOUT1VOL
111001
8
HPVU
Not latched
R53 ROUT1 Volume control
7
ROUT1ZC
0
6
ROUT1MUTE
0
5:0
ROUT1VOL
111001
8
HPVU
Not latched
Table 38 OUT1 Volume Control
ZERO CROSS TIMEOUT
A zero-cross timeout function is also provided so that if zero cross is enabled on the input or output PGAs the gain will automatically update after a timeout period if a zero cross has not occurred. This is enabled by setting SLOWCLKEN. The timeout period is dependent on the clock input to the digital and is equal to 221 * input clock period. REGISTER ADDRESS R7 Additional Control BIT 0 LABEL SLOWCLKEN DEFAULT 0 DESCRIPTION Slow clock enable. Used for both the jack insert detect debounce circuit and the zero cross timeout. 0 = slow clock disabled 1 = slow clock enabled
Table 39 Timeout Clock Enable Control
w
PTD Rev 2.0 February 2005 50
Preliminary Technical Data
WM8976
OUT3/OUT4 MIXERS AND OUTPUT STAGES
The OUT3/OUT4 pins can provide an additional stereo line output, a mono output, or a pseudo ground connection for headphones. There is a dedicated analogue mixer for OUT3 and one for OUT4 as shown in Figure 24. The OUT3 and OUT4 output stages are powered from SPKVDD and SPKGND. The individually controllable outputs also incorporate an optional 1.5x boost and level shirting stage.
Figure 24 OUT3 and OUT4 Mixers OUT3 can provide a buffered midrail headphone pseudo-ground, or a left line output. OUT4 can provide a buffered midrail headphone pseudo-ground, a right line output, or a mono mix output.
w
PTD Rev 2.0 February 2005 51
WM8976
REGISTER ADDRESS R56 OUT3 mixer control BIT 6 LABEL OUT3MUTE DEFAULT 0
Preliminary Technical Data
DESCRIPTION 0 = Output stage outputs OUT3 mixer 1 = Output stage muted - drives out VMID. Can be used as VMID buffer in this mode. OUT4 mixer output to OUT3 0 = disabled 1= enabled ADC input to OUT3 0 = disabled 1= enabled Left DAC mixer to OUT3 0 = disabled 1= enabled Left DAC output to OUT3 0 = disabled 1= enabled 0 = Output stage outputs OUT4 mixer 1 = Output stage muted - drives out VMID. Can be used as VMID buffer in this mode. 0 = OUT4 normal output 1 = OUT4 attenuated by 6dB Left DAC mixer to OUT4 0 = disabled 1= enabled Left DAC to OUT4 0 = disabled 1= enabled Right DAC mixer to OUT4 0 = disabled 1= enabled Right DAC output to OUT4 0 = disabled 1= enabled
3
OUT4_2OUT3
0
2
BYPL2OUT3
0
1
LMIX2OUT3
0
0
LDAC2OUT3
1
R57 OUT4 mixer control
6
OUT4MUTE
0
5 4
HALFSIG LMIX2OUT4
0 0
3
LDAC2OUT4
0
1
RMIX2OUT4
0
0
RDAC2OUT4
1
Table 40 OUT3/OUT4 Mixer Registers The OUT3 and OUT4 output stages each have a selectable gain boost of 1.5x (3.52dB). When this boost is enabled the output DC level is also level shifted (from AVDD/2 to 1.5xAVDD/2) to prevent the signal from clipping. A dedicated amplifier BUFDCOP, as shown in Figure 25, is used to perform the DC level shift operation. This buffer must be enabled using the BUFDCOPEN register bit for this operating mode. It should also be noted that if SPKVDD is not equal to or greater than 1.5xAVDD this boost mode may result in signals clipping. Table 35 summarises the effect of the OUT3BOOST and OUT4BOOST control bits.
w
PTD Rev 2.0 February 2005 52
Preliminary Technical Data
WM8976
Figure 26 Outputs OUT3 and OUT4
REGISTER ADDRESS R49 Output control
BIT 3
LABEL OUT3BOOST
DEFAULT 0
DESCRIPTION 0 = OUT3 output gain = -1; DC = AVDD / 2 1 = OUT3 output gain = +1.5 DC = 1.5 x AVDD / 2 0 = OUT4 output gain = -1; DC = AVDD / 2 1 = OUT4 output gain = +1.5 DC = 1.5 x AVDD / 2 Dedicated buffer for DC level shifting output stages when in 1.5x gain boost configuration. 0=Buffer disabled 1=Buffer enabled (required for 1.5x gain boost)
4
OUT4BOOST
0
R1 Power management 1
8
BUFDCOPEN
0
Table 41 OUT3 and OUT4 Boost Stages Control
OUT3BOOST/ OUT4BOOST 0 1
OUTPUT STAGE GAIN 1x 1.5x
OUTPUT DC LEVEL AVDD/2 1.5xAVDD/2
OUTPUT STAGE CONFIGURATION Inverting Non-inverting
Table 42 OUT3/OUT4 Output Boost Stage Details
w
PTD Rev 2.0 February 2005 53
WM8976
ENABLING THE OUTPUTS
Preliminary Technical Data
Each analogue output of the WM8976 can be separately enabled or disabled. The analogue mixer associated with each output has a separate enable. All outputs are disabled by default. To save power, unused parts of the WM8976 should remain disabled. The SLEEP bit should only be set on to reduce residual device currents once all the other power management bits have been set to off. Outputs can be enabled at any time, but it is not recommended to do so when BUFIO is disabled (BUFIOEN=0) or when BUFDCOP is disabled (BUFDCOPEN=0) when configured in output boost mode, as this may cause pop noise (see "Power Management" and "Applications Information" sections). REGISTER ADDRESS R1 Power Management 1 R2 Power Management 2 R3 Power Management 3 BIT 2 6 7 8 6 LABEL BUFIOEN OUT3MIXEN OUT4MIXEN BUFDCOPEN SLEEP DEFAULT 0 0 0 0 0 DESCRIPTION Unused input/output tie off buffer enable OUT3 mixer enable OUT4 mixer enable Output stage 1.5xAVDD/2 driver enable 0 = Normal operation 1 = Removes residual currents when device is in standby mode. LOUT1 output enable ROUT1 output enable Left mixer enable Right mixer enable ROUT2 Output enable LOUT2 Output enable OUT3 enable OUT4 enable
7 8 2 3 5 6 7 8
LOUT1EN ROUT1EN LMIXEN RMIXEN SPKPEN SPKNEN OUT3EN OUT4EN
0 0 0 0 0 0 0 0
Note: All "Enable" bits are 1 = ON, 0 = OFF Table 43 Output Stages Power Management Control
THERMAL SHUTDOWN
The speaker outputs can drive very large currents. To protect the WM8974 from overheating a thermal shutdown circuit is included. If the device temperature reaches approximately 1250C and the thermal shutdown circuit is enabled (TSDEN=1) then the speaker amplifiers will be disabled if TSDEN is set. The thermal shutdown may also be configured to generate an interrupt. See the GPIO and Interrupt Controller section for details. REGISTER ADDRESS R49 Output Control BIT 1 LABEL TSDEN DEFAULT 1 DESCRIPTION Thermal Shutdown Enable 0 : thermal shutdown disabled 1 : thermal shutdown enabled
Table 44 Thermal Shutdown
UNUSED ANALOGUE INPUTS/OUTPUTS
Whenever an analogue input/output is disabled, it remains connected to a voltage source (either AVDD/2 or 1.5xAVDD/2 as appropriate) through a resistor. This helps to prevent pop noise when the output is re-enabled. The resistance between the voltage buffer and the output pins can be controlled using the VROI contol bit. The default impedance is low, so that any capacitors on the outputs can charge up quickly at start-up. If a high impedance is desired for disabled outputs, VROI can then be set to 1, increasing the resistance to about 30k. REGISTER ADDRESS R49 BIT 0 LABEL VROI DEFAULT 0 DESCRIPTION VREF (AVDD/2 or 1.5xAVDD/2) to analogue output resistance 0: approx 1k 1: approx 30 k
Table 45 Disabled Outputs to VREF Resistance
w
PTD Rev 2.0 February 2005 54
Preliminary Technical Data
WM8976
A dedicated buffer is available for tying off unused analogue I/O pins as shown in Figure 27. This buffer can be enabled using the BUFIOEN register bit. If the SPKBOOST, OUT3BOOST or OUT4BOOST bits are set then the relevant outputs will be tied to the output of the DC level shift buffer at 1.5xAVDD/2 when disabled. Figure 27 summarises the tie-off options for the speaker and mono output pins.
Figure 27 Unused Input/Output Pin Tie-off Buffers L/ROUT2EN/ OUT3/4EN 0 0 0 0 1 1 OUT3BOOST/ OUT4BOOST/ SPKBOOST 0 0 1 1 0 1 VROI OUTPUT CONFIGURATION
0 1 0 1 X X
1k tie-off to AVDD/2 30k tie-off to AVDD/2 1k tie-off to 1.5xAVDD/2 30k tie-off to 1.5xAVDD/2 Output enabled (DC level=AVDD/2) Output enabled (DC level=1.5xAVDD/2)
Table 46 Unused Output Pin Tie-off Options
w
PTD Rev 2.0 February 2005 55
WM8976
DIGITAL AUDIO INTERFACES
The audio interface has four pins: * * * * ADCDAT: ADC data output DACDAT: DAC data input LRC: Data Left/Right alignment clock BCLK: Bit clock, for synchronisation
Preliminary Technical Data
The clock signals BCLK, and LRC can be outputs when the WM8976 operates as a master, or inputs when it is a slave (see Master and Slave Mode Operation, below). Five different audio data formats are supported: * * * * * Left justified Right justified I 2S DSP mode A DSP mode B
All of these modes are MSB first. They are described in Audio Data Formats, below. Refer to the Electrical Characteristic section for timing information.
MASTER AND SLAVE MODE OPERATION
The WM8976 audio interface may be configured as either master or slave. As a master interface device the WM8976 generates BCLK and LRC and thus controls sequencing of the data transfer on ADCDAT and DACDAT. To set the device to master mode register bit MS should be set high. In slave mode (MS=0), the WM8976 responds with data to clocks it receives over the digital audio interfaces.
AUDIO DATA FORMATS
In Left Justified mode, the MSB is available on the first rising edge of BCLK following an LRC transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles before each LRC transition.
Figure 28 Left Justified Audio Interface (assuming n-bit word length)
In Right Justified mode, the LSB is available on the last rising edge of BCLK before a LRC transition. All other bits are transmitted before (MSB first). Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles after each LRC transition.
w
PTD Rev 2.0 February 2005 56
Preliminary Technical Data
WM8976
Figure 29 Right Justified Audio Interface (assuming n-bit word length)
In I2S mode, the MSB is available on the second rising edge of BCLK following a LRC transition. The other bits up to the LSB are then transmitted in order. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles between the LSB of one sample and the MSB of the next.
Figure 30 I2S Audio Interface (assuming n-bit word length)
In DSP/PCM mode, the left channel MSB is available on either the 1st (mode B) or 2nd (mode A) rising edge of BCLK (selectable by LRP) following a rising edge of LRC. Right channel data immediately follows left channel data. Depending on word length, BCLK frequency and sample rate, there may be unused BCLK cycles between the LSB of the right channel data and the next sample. In device master mode, the LRC output will resemble the frame pulse shown in Figure 31 and Figure 32. In device slave mode, Figure 33 and Figure 34, it is possible to use any length of frame pulse less than 1/fs, providing the falling edge of the frame pulse occurs greater than one BCLK period before the rising edge of the next frame pulse.
Figure 31 DSP/PCM Mode Audio Interface (mode A, LRP=0, Master)
w
PTD Rev 2.0 February 2005 57
WM8976
Preliminary Technical Data
Figure 32 DSP/PCM Mode Audio Interface (mode B, LRP=1, Master)
Figure 33 DSP/PCM Mode Audio Interface (mode A, LRP=0, Slave)
Figure 34 DSP/PCM Mode Audio Interface (mode B, LRP=0, Slave)
w
PTD Rev 2.0 February 2005 58
Preliminary Technical Data
WM8976
REGISTER ADDRESS R4 Audio Interface Control BIT 1 LABEL ADCLRSWAP DEFAULT 0 DESCRIPTION Controls whether ADC data appears in `right' or `left' phases of LRC clock: 0=ADC data appear in `left' phase of LRC 1=ADC data appears in `right' phase of LRC Controls whether DAC data appears in `right' or `left' phases of LRC clock: 0=left DAC data appears in left phase of LRC and vice versa 1=left DAC data appears in right phase of LRC and vice versa Audio interface Data Format Select: 00=Right Justified 01=Left Justified 10=I2S format 11= DSP/PCM mode Word length 00=16 bits 01=20 bits 10=24 bits 11=32 bits (see note) LRC clock polarity 0=normal 1=inverted BCLK polarity 0=normal 1=inverted
2
DACLRSWAP
0
4:3
FMT
10
6:5
WL
10
7
LRCP
8
BCP
Table 47 Audio Interface Control Note: Right Justified Mode will only operate with a maximum of 24 bits.
AUDIO INTERFACE CONTROL
The register bits controlling audio format, word length and master / slave mode are summarised below. Each audio interface can be controlled individually. Register bit MS selects audio interface operation in master or slave mode. In Master mode BCLK, and LRC are outputs. The frequency of BCLK and LRC in master mode are controlled with BCLKDIV. These are divided down versions of master clock. This may result in short BCLK pulses at the end of a LRC if there is a non-integer ratio of BCLKs to LRC clocks.
w
PTD Rev 2.0 February 2005 59
WM8976
REGISTER ADDRESS R6 Clock Generation Control BIT 0 MS LABEL DEFAULT 0
Preliminary Technical Data
DESCRIPTION Sets the chip to be master over LRC and BCLK 0=BCLK and LRC clock are inputs 1=BCLK and LRC clock are outputs generated by the WM8976 (MASTER) Configures the BCLK and LRC output frequency, for use when the chip is master over BCLK. 000=divide by 1 (BCLK=MCLK) 001=divide by 2 (BCLK=MCLK/2) 010=divide by 4 011=divide by 8 100=divide by 16 101=divide by 32 110=reserved 111=reserved Sets the scaling for either the MCLK or PLL clock output (under control of CLKSEL) 000=divide by 1 001=divide by 1.5 010=divide by 2 011=divide by 3 100=divide by 4 101=divide by 6 110=divide by 8 111=divide by 12 Controls the source of the clock for all internal operation: 0=MCLK 1=PLL output
4:2
BCLKDIV
000
7:5
MCLKDIV
010
8
CLKSEL
1
Table 48 Clock Control
LOOPBACK
Setting the LOOPBACK register bit enables digital loopback. When this bit is set the output data from the ADC audio interface is fed directly into the DAC data input.
COMPANDING
The WM8976 supports A-law and -law companding on both transmit (ADC) and receive (DAC) sides. Companding can be enabled on the DAC or ADC audio interfaces by writing the appropriate value to the DAC_COMP or ADC_COMP register bits respectively.
w
PTD Rev 2.0 February 2005 60
Preliminary Technical Data
WM8976
REGISTER ADDRESS R5 Companding Control BIT 0 LABEL LOOPBACK DEFAULT 0 DESCRIPTION Digital loopback function 0=No loopback 1=Loopback enabled, ADC data output is fed directly into DAC data input. ADC companding 00=off 01=reserved 10=-law 11=A-law DAC companding 00=off 01=reserved 10=-law 11=A-law 0 = off 1 = device operates in 8-bit mode
2:1
ADC_COMP
0
4:3
DAC_COMP
0
5
WL8
0
Table 49 Companding Control Companding involves using a piecewise linear approximation of the following equations (as set out by ITU-T G.711 standard) for data compression: -law (where =255 for the U.S. and Japan): F(x) = ln( 1 + |x|) / ln( 1 + ) A-law (where A=87.6 for Europe): F(x) = A|x| / ( 1 + lnA) F(x) = ( 1 + lnA|x|) / (1 + lnA) } for x } for 1/A 1/A x 1 -1 x 1
The companded data is also inverted as recommended by the G.711 standard (all 8 bits are inverted for -law, all even data bits are inverted for A-law). The data will be transmitted as the first 8 MSB's of data. Companding converts 13 bits (-law) or 12 bits (A-law) to 8 bits using non-linear quantization. The input data range is separated into 8 levels, allowing low amplitude signals better precision than that of high amplitude signals. This is to exploit the operation of the human auditory system, where louder sounds do not require as much resolution as quieter sounds. The companded signal is an 8bit word containing sign (1-bit), exponent (3-bits) and mantissa (4-bits). Setting the WL8 register bit allows the device to operate with 8-bit data. In this mode it is possible to use 8 BCLK's per LRC frame. When using DSP mode B, this allows 8-bit data words to be output consecutively every 8 BCLK's and can be used with 8-bit data words using the A-law and u-law companding functions.
BIT8 SIGN
BIT[7:4] EXPONENT
BIT[3:0] MANTISSA
Table 50 8-bit Companded Word Composition
w
PTD Rev 2.0 February 2005 61
WM8976
u-law Companding
Preliminary Technical Data
1 120 100 Companded Output 80 60 40 20 0 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1 Normalised Input 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0 Normalised Output
Figure 35 u-Law Companding
A-law Companding
1 120 100 Companded Output 80 60 40 20 0 0 0.2 0.4 0.6 0.8 1 Normalised Input 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0 Normalised Output
Figure 36 A-Law Companding
w
PTD Rev 2.0 February 2005 62
Preliminary Technical Data
WM8976
AUDIO SAMPLE RATES
The WM8976 sample rates for the ADC and the DACs are set using the SR register bits. The cutoffs for the digital filters and the ALC attack/decay times stated are determined using these values and assume a 256fs master clock rate. If a sample rate that is not explicitly supported by the SR register settings is required then the closest SR value to that sample rate should be chosen, the filter characteristics and the ALC attack, decay and hold times will scale appropriately.
REGISTER ADDRESS R7 Additional Control
BIT 3:1
LABEL SR
DEFAULT 000
DESCRIPTION Approximate sample rate (configures the coefficients for the internal digital filters): 000=48kHz 001=32kHz 010=24kHz 011=16kHz 100=12kHz 101=8kHz 110-111=reserved
Table 51 Sample Rate Control
MASTER CLOCK AND PHASE LOCKED LOOP (PLL)
The WM8976 has an on-chip phase-locked loop (PLL) circuit that can be used to: Generate master clocks for the WM8976 audio functions from another external clock, e.g. in telecoms applications. Generate and output (on pin CSB/GPIO1) a clock for another part of the system that is derived from an existing audio master clock. Figure 37 shows the PLL and internal clocking arrangment on the WM8976. The PLL can be enabled or disabled by the PLLEN register bit.
REGISTER ADDRESS R1 Power management 1
BIT 5
LABEL PLLEN
DEFAULT 0 PLL enable 0=PLL off 1=PLL on
DESCRIPTION
Table 52 PLLEN Control Bit
w
PTD Rev 2.0 February 2005 63
WM8976
Preliminary Technical Data
Figure 37 PLL and Clock Select Circuit The PLL frequency ratio R = f2/f1 (see Figure 37) can be set using the register bits PLLK and PLLN: PLLN = int R PLLK = int (224 (R-PLLN)) EXAMPLE: MCLK=12MHz, required clock = 12.288MHz. R should be chosen to ensure 5 < PLLN < 13. There is a fixed divide by 4 in the PLL and a selectable divide by N after the PLL which should be set to divide by 2 to meet this requirement. Enabling the divide by 2 sets the required f2 = 4 x 2 x 12.288MHz = 98.304MHz. R = 98.304 / 12 = 8.192 PLLN = int R = 8 k = int ( 224 x (8.192 - 8)) = 3221225 = 3126E9h
REGISTER ADDRESS R36 PLL N value
BIT 4 3:0
LABEL PLLPRESCALE PLLN
DEFAULT 0 1000
DESCRIPTION Divide MCLK by 2 before input to PLL Integer (N) part of PLL input/output frequency ratio. Use values greater than 5 and less than 13. Fractional (K) part of PLL1 input/output frequency ratio (treat as one 24-digit binary number).
R37 PLL K value 1 R38 PLL K Value 2 R39 PLL K Value 3
5:0
PLLK [23:18]
0Ch
8:0
PLLK [17:9]
093h
8:0
PLLK [8:0]
0E9h
Table 53 PLL Frequency Ratio Control The PLL performs best when f2 is around 90MHz. Its stability peaks at N=8. Some example settings are shown in Table 54.
w
PTD Rev 2.0 February 2005 64
Preliminary Technical Data
WM8976
MCLK (MHz) (F1) 12 12 13 13 14.4 14.4 19.2 19.2 19.68 19.68 19.8 19.8 24 24 26 26 27 27
DESIRED OUTPUT (MHz) 11.29 12.288 11.29 12.288 11.29 12.288 11.29 12.288 11.29 12.288 11.29 12.288 11.29 12.288 11.29 12.288 11.29 12.288
F2 (MHz) 90.3168 98.304 90.3168 98.304 90.3168 98.304 90.3168 98.304 90.3168 98.304 90.3168 98.304 90.3168 98.304 90.3168 98.304 90.3168 98.304
PRESCALE DIVIDE 1 1 1 1 1 1 2 2 2 2 2 2 2 2 2 2 2 2
POSTSCALE DIVIDE 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2
R
N (Hex) 7 8 6 7 6 6 9 A 9 9 9 9 7 8 6 7 6 7
K (Hex) 86C227 3126E9 F28BD5 8FD526 45A1CB D3A06D 6872B0 3D70A4 2DB493 FD80A0 1F76F8 EE009F 86C227 3126E9 F28BD5 8FD526 BOAC94 482297
7.5264 8.192 6.947446 7.561846 6.272 6.826667 9.408 10.24 9.178537 9.990243 9.122909 9.929697 7.5264 8.192 6.947446 7.561846 6.690133 7.281778
Table 54 PLL Frequency Examples
GENERAL PURPOSE INPUT/OUTPUT
The WM8976 has two dual purpose input/output pins. * * CSB/GPIO1: CSB / GPIO pin L2/GPIO2: Left channel line input / headphone detection input
The GPIO2 function is provided for use as a jack detection input. The GPIO1 and GPIO4 functions are provided for use as jack detection inputs or general purpose outputs. The default configuration for the CSB/GPIO1 pin is to be inputs. When setup as an input, the CSB/GPIO1 pin can either be used as CSB or for jack detection, depending on how the MODE pin is set. Table 48 illustrates the functionality of the GPIO1 pin when used as general purpose outputs.
w
PTD Rev 2.0 February 2005 65
WM8976
REGISTER ADDRESS R8 GPIO Control BIT 2:0 LABEL GPIO1SEL DEFAULT 000
Preliminary Technical Data
DESCRIPTION CSB/GPIO1 pin function select: 000= input (CSB/jack detection: depending on MODE setting) 001= reserved 010=Temp ok 011=Amute active 100=PLL clk o/p 101=PLL lock 110=logic 1 111=logic 0 GPIO1 Polarity invert 0=Non inverted 1=Inverted PLL Output clock division ratio 00=divide by 1 01=divide by 2 10=divide by 3 11=divide by 4
3
GPIO1POL
0
5:4
OPCLKDIV
00
Table 55 CSB/GPIO Control Note: If MODE is set to 3 wire mode, CSB/GPIO1 shall be used as CSB input irrespective of the GPIO1SEL[2:] bits. Note that SLOWCLKEN must be enabled when using the jack detect function. For further details of the jack detect operation see the OUTPUT SWITCHING section.
OUTPUT SWITCHING (JACK DETECT)
When the device is configured with a 2-wire interface the CSB/GPIO1 pin can be used as a switch control input to automatically disable one set of outputs and enable another. The L2/GPIO2 pin can also be used for this purpose. For example, when a headphone is plugged into a jack socket then it may be desirable to disable the speaker (e.g. when one of the GPIO pins is connected to a mechanical switch in the headphone socket to detect plug-in). The GPIO pins have an internal de-bounce circuit when in this mode in order to prevent the output enables from toggling multiple times due to input glitches. This de-bounce circuit is clocked from a slow clock with period 221 x MCLK. Note that SLOWCLKEN must be enabled when using the Jack Detect function. Note that the GPIOPOL bits are not relevant for jack detection, it is the signal detected at the pin which is used. The switching on/off of the outputs is fully configurable by the user. Each output, OUT1, OUT2, OUT3 and OUT4 has 2 enables associated with it. OUT1_EN_0, OUT2_EN_0, OUT3_EN_0 and OUT4_EN_0 are the output enable signal which is used if the selected jack detection pin is at logic 0 (after de-bounce). OUT1_EN_1, OUT2_EN_1, OUT3_EN_1 and OUT4_EN_1 are the output enable signal which is used if the selected jack detection pin is at logic 1 (after de-bounce). Similar to the output enables, VMID, which can be driven out of OUT3 can be configured to be on/off depending on the jack detection input polarity using the VMID_EN_0 and VMID_EN_1 bits. The jack detection enables work as follows: All OUT_EN signals have an AND function performed with their normal enable signals (in table 37). Thus for an normal output enable which is ON (1), if the selected jack detection enable (controlled by selected jack detection pin polarity) is a 0 it shall turn the output off. If the normal enable signal is already OFF (0), the jack detection signal shall have no effect due to the AND function. During jack detection if the user desires an output to be un-changed whether the jack is in or not, both the JD_EN settings i.e. OUT1_EN0 and OUT1_EN1, should be set to 1.
w
PTD Rev 2.0 February 2005 66
Preliminary Technical Data
WM8976
The VMID_EN signal has an OR function performed with the normal VMID driver enable. If the VMID_EN signal is to have no effect to normal functionality when jack detection is enabled, it should set to 0 for both enables. If jack detection is not enabled, the output enables default to all 1's, allowing the outputs to be controlled as normal via the normal output enables found in table 37, similarly the VMID_EN signal defaults to 0 allowing the VMID driver to be controlled via the normal enable bit. BIT REGISTER ADDRESS R9 GPIO control 5:4 JD_SEL 00 Pin selected as jack detection input 00 = GPIO1 01 = GPIO2 10 = Reserved 11 = Reserved Jack Detection Enable 0=disabled 1=enabled [7] VMID_EN_0 [8] VMID_EN_1 Output enables when selected jack detection input is logic 0. [0]= OUT1_EN_0 [1]= OUT2_EN_0 [2]= OUT3_EN_0 [3]= OUT4_EN_0 Output enables when selected jack detection input is logic 1 [4]= OUT1_EN_1 [5]= OUT2_EN_1 [6]= OUT3_EN_1 [7]= OUT4_EN_1 LABEL DEFAULT DESCRIPTION
6
JD_EN
0
8:7 R13 3:0
JD_VMID JD_EN0
00 0
7:4
JD_EN1
0
Table 56 Jack Detect Register Control Bits
w
PTD Rev 2.0 February 2005 67
WM8976
Preliminary Technical Data
CONTROL INTERFACE
SELECTION OF CONTROL MODE AND 2-WIRE MODE ADDRESS
The control interface can operate as either a 3-wire or 2-wire MPU interface. The MODE pin determines the 2 or 3 wire mode as shown in Table 57. The WM8976 is controlled by writing to registers through a serial control interface. A control word consists of 16 bits. The first 7 bits (B15 to B9) are address bits that select which control register is accessed. The remaining 9 bits (B8 to B0) are register bits, corresponding to the 9 bits in each control register. MODE Low High INTERFACE FORMAT 2 wire 3 wire
Table 57 Control Interface Mode Selection
3-WIRE SERIAL CONTROL MODE
In 3-wire mode, every rising edge of SCLK clocks in one data bit from the SDIN pin. A rising edge on CSB/GPIO latches in a complete control word consisting of the last 16 bits.
Figure 38 3-Wire Serial Control Interface
2-WIRE SERIAL CONTROL MODE
The WM8976 supports software control via a 2-wire serial bus. Many devices can be controlled by the same bus, and each device has a unique 7-bit device address (this is not the same as the 7-bit address of each register in the WM8976). The WM8976 operates as a 2-wire slave device only. The controller indicates the start of data transfer with a high to low transition on SDIN while SCLK remains high. This indicates that a device address and data will follow. All devices on the 2-wire bus respond to the start condition and shift in the next eight bits on SDIN (7-bit address + Read/Write bit, MSB first). If the device address received matches the address of the WM8976, then the WM8976 responds by pulling SDIN low on the next clock pulse (ACK). If the address is not recognised or the R/W bit is `1' when operating in write only mode, the WM8976 returns to the idle condition and wait for a new start condition and valid address. During a write, once the WM8976 has acknowledged a correct address, the controller sends the first byte of control data (B15 to B8, i.e. the WM8976 register address plus the first bit of register data). The WM8976 then acknowledges the first data byte by pulling SDIN low for one clock pulse. The controller then sends the second byte of control data (B7 to B0, i.e. the remaining 8 bits of register data), and the WM8976 acknowledges again by pulling SDIN low. Transfers are complete when there is a low to high transition on SDIN while SCLK is high. After a complete sequence the WM8976 returns to the idle state and waits for another start condition. If a start or stop condition is detected out of sequence at any point during data transfer (i.e. SDIN changes while SCLK is high), the device jumps to the idle condition.
w
PTD Rev 2.0 February 2005 68
Preliminary Technical Data
WM8976
SDIN DEVICE ADDRESS (7 BITS) RD / WR BIT ACK (LOW) CONTROL BYTE 1 (BITS 15 TO 8) ACK (LOW) CONTROL BYTE 1 (BITS 7 TO 0) ACK (LOW)
SCLK
START
register address and 1st register data bit
remaining 8 bits of register data
STOP
Figure 39 2-Wire Serial Control Interface In 2-wire mode the WM8976 has a fixed device address, 0011010.
RESETTING THE CHIP
The WM8976 can be reset by performing a write of any value to the software reset register (address 0 hex). This will cause all register values to be reset to their default values. In addition to this there is a Power-On Reset (POR) circuit which ensures that the registers are set to default when the device is powered up.
POWER SUPPLIES
The WM8976 can use up to four separate power supplies: AVDD and AGND: Analogue supply, powers all analogue functions except the speaker output and mono output drivers. AVDD can range from 2.5V to 3.6V and has the most significant impact on overall power consumption (except for power consumed in the headphone). A large AVDD slightly improves audio quality. SPKVDD and SPKGND: Headphone and Speaker supplies, power the speaker and mono output drivers. SPKVDD can range from 2.5V to 5V. SPKVDD can be tied to AVDD, but it requires separate layout and decoupling capacitors to curb harmonic distortion. With a larger SPKVDD, louder headphone and speaker outputs can be achieved with lower distortion. If SPKVDD is lower than AVDD, the output signal may be clipped. DCVDD: Digital core supply, powers all digital functions except the audio and control interfaces. DCVDD can range from 1.8V to 3.6V, and has no effect on audio quality. The return path for DCVDD is DGND, which is shared with DBVDD. DBVDD Can range from 1.8V to 3.6V. DBVDD return path is through DGND. It is possible to use the same supply voltage for all four supplies. However, digital and analogue supplies should be routed and decoupled separately on the PCB to keep digital switching noise out of the analogue signal paths.
RECOMMENDED POWER UP/DOWN SEQENCE
In order to minimise output `pop' and `click' noise it is recommended that the device is powered up in a controlled sequence. In addition to this it is recommended that the zero cross functions are used when changing the volume in the PGAs.
w
PTD Rev 2.0 February 2005 69
WM8976
POWER MANAGEMENT
SAVING POWER BY REDUCING OVERSAMPLING RATE
Preliminary Technical Data
The default mode of operation of the ADC and DAC digital filters is in 64x oversampling mode. Under the control of ADCOSR and DACOSR the oversampling rate may be doubled. 64x oversampling results in a slight decrease in noise performance compared to 128x but lowers the power consumption of the device. REGISTER ADDRESS R10 DAC control R14 ADC control 3 BIT LABEL DACOSR128 DEFAULT 0 DESCRIPTION DAC oversample rate select 0 = 64x (lowest power) 1 = 128x (best SNR) ADC oversample rate select 0 = 64x (lowest power) 1 = 128x (best SNR)
3
ADCOSR128
0
Table 58 ADC and DAC Oversampling Rate Selection
VMID
The analogue will not work unless Vmid is enabled (VMIDSEL 00). The impedance of the VMID resistor string, together with the decoupling capacitor on the VMID pin will determine the startup time of the VMID circuit.
REGISTER ADDRESS R1 Power management 1
BIT 1:0
LABEL VMIDSEL
DEFAULT 00
DESCRIPTION Reference string impedance to VMID pin (detemines startup time): 00=off (open circuit) 01=75k 10=300k 11=5k (for fastest startup)
Table 59 VMID Impedance Control
BIASEN
The analogue amplifiers will not operate unless BIASEN is enabled. REGISTER ADDRESS R1 Power management 1 BIT 3 LABEL BIASEN DEFAULT 0 DESCRIPTION Analogue amplifier bias control
Table 60 Analogue Bias Control
ESTIMATED SUPPLY CURRENTS
When either the DACs or ADC are enabled it is estimated that approximately 4mA will be drawn from DCVDD when fs=48kHz (This will be lower at lower sample rates). When the PLL is enabled an additional 700 microamps will be drawn from DCVDD.
w
PTD Rev 2.0 February 2005 70
Preliminary Technical Data
WM8976
Table 61 shows the estimated 3.3V AVDD current drawn by various circuits, by register bit. REGISTER BIT BUFDCOPEN OUT4MIXEN OUT3MIXEN PLLEN MICBEN BIASEN BUFIOEN VMIDSEL ROUT1EN LOUT1EN BOOSTENL INPGAENL ADCENL OUT4EN OUT3EN SPKNEN SPKPEN RMIXEN LMIXEN DACENR DACENL 0.1 0.2 0.2 1.4 (with clocks applied) 0.5 0.3 0.1 10K=>0.3, less than 0.1 for 100k/500k 0.4 0.4 0.2 0.2 x64 (ADCOSR=0)=>2.6, x128 (ADCOSR=1)=>4.9 0.2 0.2 1mA from SPKVDD + 0.2mA from AVDD in 5V mode 1mA from SPKVDD + 0.2mA from AVDD in 5V mode 0.2 0.2 x64 (DACOSR=0)=>1.8, x128(DACOSR=1)=>1.9 x64 (DACOSR=0)=>1.8, x128(DACOSR=1)=>1.9 AVDD CURRENT (MILLIAMPS)
Table 61 AVDD Supply Current
w
PTD Rev 2.0 February 2005 71
WM8976 REGISTER MAP
ADDR B[15:9] DEC HEX 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 18 19 20 21 22 24 25 27 28 29 30 32 33 34 35 36 37 38 39 41 43 44 45 47 49 50 00 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 0F 12 13 14 15 16 18 19 1B 1C 1D 1E 20 21 22 23 24 25 26 27 29 2B 2C 2D 2F 31 32 Software Reset Power manage't 1 Power manage't 2 Power manage't 3 Audio Interface Companding ctrl Clock Gen ctrl Additional ctrl GPIO Stuff Jack detect control DAC Control Left DAC digital Vol Right DAC dig'l Vol Jack Detect Control ADC Control ADC Digital Vol EQ1 - low shelf EQ2 - peak 1 EQ3 - peak 2 EQ4 - peak 3 EQ5 - high shelf DAC Limiter 1 DAC Limiter 2 Notch Filter 1 Notch Filter 2 Notch Filter 3 Notch Filter 4 ALC control 1 ALC control 2 ALC control 3 Noise Gate PLL N PLL K 1 PLL K 2 PLL K 3 3D control Beep control Input ctrl INP PGA gain ctrl ADC Boost ctrl Output ctrl Left mixer ctrl AUXLMIXVOL MICBVSEL INPGA UPDATE PGABOOST INPPGAZC 0 DACL2 RMIX 0 INPPGA MUTE L2_2BOOSTVOL DACR2 LMIX AUXL2LMIX OUT4 BOOST 0 INVROUT2 0 HPFEN ADCVU EQ3DMODE EQ2BW EQ3BW EQ4BW 0 LIMEN 0 NFU NFU NFU NFU ALCSEL ALCZC ALCMODE 0 0 0 0 0 0 0 0 0 PLLK[17:9] PLLK[8:0] 0 NFEN 0 0 0 0 ALCHLD ALCDCY 0 0 0 PLL_PRE SCALE PLLK[23:18] NGEN ALCMAX 0 0 0 0 0 EQ1C EQ2C EQ3C EQ4C EQ5C LIMDCY LIMLVL NFA0[13:7] NFA0[6:0] NFA1[13:7] NFA1[6:0] BUFDCOP EN ROUT1EN OUT4EN BCP 0 CLKSEL 0 0 JD_VMID1 0 DACVU DACVU JD_EN1 HPFAPP JD_EN0 HPFCUT 0 0 JD_VMID0 0 OUT4MIX EN LOUT1EN OUT3EN LRCP 0 0 MCLKDIV 0 0 JD_EN SOFT MUTE 0 0 JD_SEL 0 0 GPIO1POL 0 DACOSR 128 DACVOLL DACVOLR 000 ADCOSR 128 ADCVOL EQ1G EQ2G EQ3G EQ4G EQ5G 0 AMUTE OPCLKDIV OUT3MIX EN SLEEP SPKNEN WL WL8 PLLEN 0 SPKPEN Software reset MICBEN BOOSTENL 0 FMT DAC_COMP BCLKDIV SR BIASEN 0 RMIXEN BUFIOEN NPPGAENL LMIXEN REGISTER NAME B8 B7 B6 B5 B4 B3 B2
Preliminary Technical Data
B1
B0
DEF'T VAL (HEX)
VMIDSEL 0 DACENR ADCENL DACENL MONO LOOPBACK MS LOWCLKEN
000 000 000 050 000 140 000 000 000 000 0FF 0FF
DLRSWAP ALRSWAP ADC_COMP 0 GPIO1SEL[2:0] 000
DACRPOL DACLPOL
0
ADCLPOL
100 0FF 12C 02C 02C 02C 02C 032 000 000 000 000 000
LIMATK LIMBOOST
ALCMIN ALCLVL ALCATK NGTH PLLN[3:0]
038 00B 032 000 008 00C 093 0E9
DEPTH3D BEEPVOL L2_2 INPPGA INPPGAVOL 0 OUT3 BOOST BYPLMIXVOL AUXL2BOOSTVOL SPKR BOOST TSDEN VROI LIN2 INPPGA BEEPEN LIP2 INPPGA
000 000 003 010 100 002 001
BYPL2LMIX ACL2LMIX
w
PTD Rev 2.0 February 2005 72
Preliminary Technical Data 51 52 53 54 55 56 57 33 34 35 36 37 38 39 Right mixer ctrl LOUT1 (HP) volume ctrl ROUT1 (HP) volume ctrl LOUT2 (SPK) volume ctrl ROUT2 (SPK) volume ctrl OUT3 mixer ctrl OUT4 (MONO) mixer ctrl UPDATE UPDATE UPDATE UPDATE 0 0 AUXRMIXVOL LOUT1ZC ROUT1ZC LOUT2ZC ROUT2ZC 0 0 LOUT1 MUTE ROUT1 MUTE LOUT2 MUTE ROUT2 MUTE OUT3 MUTE OUT4 MUTE 0 HALFSIG 0 LMIX2 OUT4 UXR2RMIX 0 LOUT1VOL ROUT1VOL LOUT2VOL ROUT2VOL OUT4_ 2OUT3 LDAC2 OUT4 BYPL2 OUT3 0 LMIX2 OUT3 RMIX2 OUT4 0
WM8976
ACR2RMIX 001 039 039 039 039 LDAC2 OUT3 RDAC2 OUT4 001 001
Table 62 WM8976 Register Map
w
PTD Rev 2.0 February 2005 73
WM8976 DIGITAL FILTER CHARACTERISTICS
PARAMETER ADC Filter Passband Passband Ripple Stopband Stopband Attenuation Group Delay ADC High Pass Filter High Pass Filter Corner Frequency -3dB -0.5dB -0.1dB DAC Filter Passband Passband Ripple Stopband Stopband Attenuation Group Delay Table 63 Digital Filter Characteristics f > 0.546fs 0.546fs -80 29/fs +/- 0.035dB -6dB 0 0.5fs 3.7 10.4 21.6 f > 0.546fs 0.546fs -60 21/fs +/- 0.025dB -6dB 0 0.5fs TEST CONDITIONS MIN TYP MAX
Preliminary Technical Data
UNIT
0.454fs +/- 0.025 dB dB
Hz
0.454fs +/-0.035 dB dB
TERMINOLOGY
1. 2. Stop Band Attenuation (dB) - the degree to which the frequency spectrum is attenuated (outside audio band) Pass-band Ripple - any variation of the frequency response in the pass-band region
w
PTD Rev 2.0 February 2005 74
Preliminary Technical Data
WM8976
DAC FILTER RESPONSES
0.2
0
0.15
-20 Response (dB) -40 -60 -80 -100
0.1 Response (dB)
0 0.5 1 1.5 Frequency (Fs) 2 2.5 3
0.05 0 -0.05 -0.1 -0.15
-120
-0.2 0 0.1 0.2 Frequency (Fs) 0.3 0.4 0.5
Figure 40 DAC Digital Filter Frequency Response
Figure 41 DAC Digital Filter Ripple
ADC FILTER RESPONSES
0.2
0 -20 Response (dB)
Response (dB)
0.15 0.1 0.05 0 -0.05 -0.1
-40 -60 -80 -100 -120 0 0.5 1 1.5 Frequency (Fs) 2 2.5 3
-0.15 -0.2 0 0.1 0.2 Frequency (Fs) 0.3 0.4 0.5
Figure 42 ADC Digital Filter Frequency Response
Figure 43 ADC Digital Filter Ripple
w
PTD Rev 2.0 February 2005 75
WM8976
HIGHPASS FILTER
Preliminary Technical Data
The WM8976 has a selectable digital highpass filter in the ADC filter path. This filter has two modes, audio and applications. In audio mode the filter is a 1st order IIR with a cut-off of around 3.7Hz. In applications mode the filter is a 2nd order high pass filter with a selectable cut-off frequency.
5 0 -5 -10 Response (dB) -15 -20 -25 -30 -35 -40 0 5 10 15 20 25 30 35 40 45 Frequency (Hz)
Figure 44 ADC Highpass Filter Response, HPFAPP=0
10 0 -10
10 0 -10 -20
Response (dB)
-20 -30 -40
Response (dB)
-30 -40 -50 -60
-50 -60 0 200 400 600 Frequency (Hz) 800 1000 1200
-70 -80 0 200 400 600 Frequency (Hz) 800 1000 1200
Figure 45 ADC Highpass Filter Responses (48kHz), HPFAPP=1, all cut-off settings shown.
Figure 46 ADC Highpass Filter Responses (24kHz), HPFAPP=1, all cut-off settings shown.
10 0 -10 -20 Response (dB) -30 -40 -50 -60 -70 -80 -90 0 200 400 600 Frequency (Hz) 800 1000 1200
Figure 47 ADC Highpass Filter Responses (12kHz), HPFAPP=1, all cut-off settings shown.
w
PTD Rev 2.0 February 2005 76
Preliminary Technical Data
WM8976
5-BAND EQUALISER
The WM8976 has a 5-band equaliser which can be applied to either the ADC path or the DAC path. The plots from Figure 48 to Figure 61 show the frequency responses of each filter with a sampling frequency of 48kHz, firstly showing the different cut-off/centre frequencies with a gain of 12dB, and secondly a sweep of the gain from -12dB to +12dB for the lowest cut-off/centre frequency of each filter.
15
15
10
10
5 Magnitude (dB)
5 Magnitude (dB)
0 1 2 3 4 5
0
0
-5
-5
-10
-10
-15 -1 10
10
10
10 Frequency (Hz)
10
10
10
-15 -1 10
10
0
10
1
10 Frequency (Hz)
2
10
3
10
4
10
5
Figure 48 EQ Band 1 Low Frequency Shelf Filter Cut-offs
Figure 49 EQ Band 1 Gains for Lowest Cut-off Frequency
15
15
10
10
5 Magnitude (dB)
5 Magnitude (dB)
0 1 2 3 4 5
0
0
-5
-5
-10
-10
-15 -1 10
10
10
10 Frequency (Hz)
10
10
10
-15 -1 10
10
0
10
1
10 Frequency (Hz)
2
10
3
10
4
10
5
Figure 50 EQ Band 2 - Peak Filter Centre Frequencies, EQ2BW=0
15
Figure 51
EQ Band 2 - Peak Filter Gains for Lowest Cut-off Frequency, EQ2BW=0
10
5 Magnitude (dB)
0
-5
-10
-15 -2 10
10
-1
10
0
10 Frequency (Hz)
1
10
2
10
3
10
4
Figure 52 EQ Band 2 - EQ2BW=0, EQ2BW=1
w
PTD Rev 2.0 February 2005 77
WM8976
Preliminary Technical Data
15
15
10
10
5 Magnitude (dB) Magnitude (dB)
0 1 2 3 4 5
5
0
0
-5
-5
-10
-10
-15 -1 10
10
10
10 Frequency (Hz)
10
10
10
-15 -1 10
10
0
10
1
10 Frequency (Hz)
2
10
3
10
4
10
5
Figure 53 EQ Band 3 - Peak Filter Centre Frequencies, EQ3BFigure 54
EQ Band 3 - Peak Filter Gains for Lowest Cut-off Frequency, EQ3BW=0
15
10
5 Magnitude (dB)
0
-5
-10
-15 -2 10
10
-1
10
0
10 Frequency (Hz)
1
10
2
10
3
10
4
Figure 55 EQ Band 3 - EQ3BW=0, EQ3BW=1
w
PTD Rev 2.0 February 2005 78
Preliminary Technical Data
WM8976
15
15
10
10
5 Magnitude (dB) Magnitude (dB)
0 1 2 3 4 5
5
0
0
-5
-5
-10
-10
-15 -1 10
10
10
10 Frequency (Hz)
10
10
10
-15 -1 10
10
0
10
1
10 Frequency (Hz)
2
10
3
10
4
10
5
Figure 56 EQ Band 4 - Peak Filter Centre Frequencies, EQ3BFigure 57
EQ Band 4 - Peak Filter Gains for Lowest Cut-off Frequency, EQ4BW=0
15
10
5 Magnitude (dB)
0
-5
-10
-15 -2 10
10
-1
10
0
10 Frequency (Hz)
1
10
2
10
3
10
4
Figure 58 EQ Band 4 - EQ3BW=0, EQ3BW=1
15 15
10
10
5 Magnitude (dB) Magnitude (dB)
0 1 2 3 4 5
5
0
0
-5
-5
-10
-10
-15 -1 10
10
10
10 Frequency (Hz)
10
10
10
-15 -1 10
10
0
10
1
10 Frequency (Hz)
2
10
3
10
4
10
5
Figure 59 EQ Band 5 High Frequency Shelf Filter Cut-offs
Figure 60 EQ Band 5 Gains for Lowest Cut-off Frequency
w
PTD Rev 2.0 February 2005 79
WM8976
Preliminary Technical Data Figure 61 shows the result of having the gain set on more than one channel simultaneously. The blue traces show each band (lowest cut-off/centre frequency) with 12dB gain. The red traces show the cumulative effect of all bands with +12dB gain and all bands -12dB gain, with EqxBW=0 for the peak filters.
20
15
10
Magnitude (dB)
5
0
-5
-10
-15 -1 10
10
0
10
1
10 Frequency (Hz)
2
10
3
10
4
10
5
Figure 61 Cumulative Frequency Boost/Cut
w
PTD Rev 2.0 February 2005 80
Preliminary Technical Data
WM8976
APPLICATIONS INFORMATION
RECOMMENDED EXTERNAL COMPONENTS
Figure 62 External Component Diagram
w
PTD Rev 2.0 February 2005 81
WM8976 PACKAGE DIAGRAM
FL: 32 PIN QFN PLASTIC PACKAGE 5 X 5 X 0.9 mm BODY, 0.50 mm LEAD PITCH
Preliminary Technical Data
DM030.D
CORNER TIE BAR 5 25
D2 B D2/2 32
SEE DETAIL A
D
L 24 1 INDEX AREA (D/2 X E/2) E2/2
A
E2
SEE DETAIL B
E
17
8 2X 16 e 15 B 9 b 2X aaa C aaa C
TOP VIEW
ccc C (A3) 1 A 0.08 C A1 SEATING PLANE
1 e/2 TERMINAL TIP L
DETAIL A
1 bbb M C A B 32x b
CORNER TIE BAR 5
C
43 0.
DETAIL B
DATUM
m m 66 0.5
32x K
m m
EXPOSED CENTRE PAD
R
e
1 L1
L1 R
Symbols A A1 A3 b D D2 E E2 e L L1 R K aaa bbb ccc REF: MIN 0.85 0 0.18 4.90 3.2 4.90 3.2 0.35
1 b(min)/2 0.20 Tolerances of Form and Position 0.15 0.10 0.10 JEDEC, MO-220, VARIATION VHHD-2
Dimensions (mm) NOM MAX 0.90 1.00 0.02 0.05 0.2 REF 0.23 0.30 5.00 5.10 3.3 3.4 5.00 5.10 3.3 3.4 0.5 BSC 0.4 0.45 0.1
NOTE
1 2 2
NOTES: 1. DIMENSION b APPLIED TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30 mm FROM TERMINAL TIP. DIMENSION L1 REPRESENTS TERMINAL PULL BACK FROM PACKAGE SIDE WALL. MAXIMUM OF 0.1mm IS ACCEPTABLE. WHERE TERMINAL PULL BACK EXISTS, ONLY UPPER HALF OF LEAD IS VISIBLE ON PACKAGE SIDE WALL DUE TO HALF ETCHING OF LEADFRAME. 2. FALLS WITHIN JEDEC, MO-220 WITH THE EXCEPTION OF D2, E2: D2,E2: LARGER PAD SIZE CHOSEN WHICH IS JUST OUTSIDE JEDEC SPECIFICATION 3. ALL DIMENSIONS ARE IN MILLIMETRES 4. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE. 5. SHAPE AND SIZE OF CORNER TIE BAR MAY VARY WITH PACKAGE TERMINAL COUNT. CORNER TIE BAR IS CONNECTED TO EXPOSED PAD INTERNALLY
w
PTD Rev 2.0 February 2005 82
Preliminary Technical Data
WM8976
IMPORTANT NOTICE
Wolfson Microelectronics plc (WM) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current. All products are sold subject to the WM terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. WM warrants performance of its products to the specifications applicable at the time of sale in accordance with WM's standard warranty. Testing and other quality control techniques are utilised to the extent WM deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. In order to minimise risks associated with customer applications, adequate design and operating safeguards must be used by the customer to minimise inherent or procedural hazards. Wolfson products are not authorised for use as critical components in life support devices or systems without the express written approval of an officer of the company. Life support devices or systems are devices or systems that are intended for surgical implant into the body, or support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided, can be reasonably expected to result in a significant injury to the user. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. WM assumes no liability for applications assistance or customer product design. WM does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of WM covering or relating to any combination, machine, or process in which such products or services might be or are used. WM's publication of information regarding any third party's products or services does not constitute WM's approval, license, warranty or endorsement thereof. Reproduction of information from the WM web site or datasheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated WM product or service, is an unfair and deceptive business practice, and WM is not responsible nor liable for any such use. Resale of WM's products or services with statements different from or beyond the parameters stated by WM for that product or service voids all express and any implied warranties for the associated WM product or service, is an unfair and deceptive business practice, and WM is not responsible nor liable for any such use.
ADDRESS:
Wolfson Microelectronics plc Westfield House 26 Westfield Road Edinburgh EH11 2QB United Kingdom Tel :: +44 (0)131 272 7000 Fax :: +44 (0)131 272 7001 Email :: sales@wolfsonmicro.com
w
PTD Rev 2.0 February 2005 83


▲Up To Search▲   

 
Price & Availability of WM8976GEFLRV

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X